xref: /rk3399_rockchip-uboot/include/configs/socrates.h (revision 2f845dc2bdf461bfee9fa25823f769f5db9eba0b)
15d108ac8SSergei Poselenov /*
25d108ac8SSergei Poselenov  * (C) Copyright 2008
35d108ac8SSergei Poselenov  * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
45d108ac8SSergei Poselenov  *
55d108ac8SSergei Poselenov  * Wolfgang Denk <wd@denx.de>
65d108ac8SSergei Poselenov  * Copyright 2004 Freescale Semiconductor.
75d108ac8SSergei Poselenov  * (C) Copyright 2002,2003 Motorola,Inc.
85d108ac8SSergei Poselenov  * Xianghua Xiao <X.Xiao@motorola.com>
95d108ac8SSergei Poselenov  *
105d108ac8SSergei Poselenov  * See file CREDITS for list of people who contributed to this
115d108ac8SSergei Poselenov  * project.
125d108ac8SSergei Poselenov  *
135d108ac8SSergei Poselenov  * This program is free software; you can redistribute it and/or
145d108ac8SSergei Poselenov  * modify it under the terms of the GNU General Public License as
155d108ac8SSergei Poselenov  * published by the Free Software Foundation; either version 2 of
165d108ac8SSergei Poselenov  * the License, or (at your option) any later version.
175d108ac8SSergei Poselenov  *
185d108ac8SSergei Poselenov  * This program is distributed in the hope that it will be useful,
195d108ac8SSergei Poselenov  * but WITHOUT ANY WARRANTY; without even the implied warranty of
205d108ac8SSergei Poselenov  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
215d108ac8SSergei Poselenov  * GNU General Public License for more details.
225d108ac8SSergei Poselenov  *
235d108ac8SSergei Poselenov  * You should have received a copy of the GNU General Public License
245d108ac8SSergei Poselenov  * along with this program; if not, write to the Free Software
255d108ac8SSergei Poselenov  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
265d108ac8SSergei Poselenov  * MA 02111-1307 USA
275d108ac8SSergei Poselenov  */
285d108ac8SSergei Poselenov 
295d108ac8SSergei Poselenov /*
305d108ac8SSergei Poselenov  * Socrates
315d108ac8SSergei Poselenov  */
325d108ac8SSergei Poselenov 
335d108ac8SSergei Poselenov #ifndef __CONFIG_H
345d108ac8SSergei Poselenov #define __CONFIG_H
355d108ac8SSergei Poselenov 
365d108ac8SSergei Poselenov /* High Level Configuration Options */
375d108ac8SSergei Poselenov #define CONFIG_BOOKE		1	/* BOOKE			*/
385d108ac8SSergei Poselenov #define CONFIG_E500		1	/* BOOKE e500 family		*/
395d108ac8SSergei Poselenov #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41		*/
405d108ac8SSergei Poselenov #define CONFIG_MPC8544		1
415d108ac8SSergei Poselenov #define CONFIG_SOCRATES		1
425d108ac8SSergei Poselenov 
435d108ac8SSergei Poselenov #define CONFIG_PCI
445d108ac8SSergei Poselenov 
455d108ac8SSergei Poselenov #define CONFIG_TSEC_ENET		/* tsec ethernet support	*/
465d108ac8SSergei Poselenov 
475d108ac8SSergei Poselenov #define CONFIG_MISC_INIT_R	1	/* Call misc_init_r		*/
485d108ac8SSergei Poselenov 
495d108ac8SSergei Poselenov #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
505d108ac8SSergei Poselenov 
515d108ac8SSergei Poselenov /*
525d108ac8SSergei Poselenov  * Only possible on E500 Version 2 or newer cores.
535d108ac8SSergei Poselenov  */
545d108ac8SSergei Poselenov #define CONFIG_ENABLE_36BIT_PHYS	1
555d108ac8SSergei Poselenov 
565d108ac8SSergei Poselenov /*
575d108ac8SSergei Poselenov  * sysclk for MPC85xx
585d108ac8SSergei Poselenov  *
595d108ac8SSergei Poselenov  * Two valid values are:
605d108ac8SSergei Poselenov  *    33000000
615d108ac8SSergei Poselenov  *    66000000
625d108ac8SSergei Poselenov  *
635d108ac8SSergei Poselenov  * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
645d108ac8SSergei Poselenov  * is likely the desired value here, so that is now the default.
655d108ac8SSergei Poselenov  * The board, however, can run at 66MHz.  In any event, this value
665d108ac8SSergei Poselenov  * must match the settings of some switches.  Details can be found
675d108ac8SSergei Poselenov  * in the README.mpc85xxads.
685d108ac8SSergei Poselenov  */
695d108ac8SSergei Poselenov 
705d108ac8SSergei Poselenov #ifndef CONFIG_SYS_CLK_FREQ
715d108ac8SSergei Poselenov #define CONFIG_SYS_CLK_FREQ	66666666
725d108ac8SSergei Poselenov #endif
735d108ac8SSergei Poselenov 
745d108ac8SSergei Poselenov /*
755d108ac8SSergei Poselenov  * These can be toggled for performance analysis, otherwise use default.
765d108ac8SSergei Poselenov  */
775d108ac8SSergei Poselenov #define CONFIG_L2_CACHE			/* toggle L2 cache		*/
785d108ac8SSergei Poselenov #define CONFIG_BTB			/* toggle branch predition	*/
795d108ac8SSergei Poselenov #define CONFIG_ADDR_STREAMING		/* toggle addr streaming	*/
805d108ac8SSergei Poselenov 
815d108ac8SSergei Poselenov #define CFG_INIT_DBCR DBCR_IDM		/* Enable Debug Exceptions	*/
825d108ac8SSergei Poselenov 
835d108ac8SSergei Poselenov #undef	CFG_DRAM_TEST			/* memory test, takes time	*/
845d108ac8SSergei Poselenov #define CFG_MEMTEST_START	0x00000000
855d108ac8SSergei Poselenov #define CFG_MEMTEST_END		0x10000000
865d108ac8SSergei Poselenov 
875d108ac8SSergei Poselenov /*
885d108ac8SSergei Poselenov  * Base addresses -- Note these are effective addresses where the
895d108ac8SSergei Poselenov  * actual resources get mapped (not physical addresses)
905d108ac8SSergei Poselenov  */
915d108ac8SSergei Poselenov #define CFG_CCSRBAR_DEFAULT	0xFF700000	/* CCSRBAR Default	*/
925d108ac8SSergei Poselenov #define CFG_CCSRBAR		0xE0000000	/* relocated CCSRBAR	*/
935d108ac8SSergei Poselenov #define CFG_CCSRBAR_PHYS	CFG_CCSRBAR	/* physical addr of CCSRBAR */
945d108ac8SSergei Poselenov #define CFG_IMMR		CFG_CCSRBAR	/* PQII uses CFG_IMMR	*/
955d108ac8SSergei Poselenov 
965d108ac8SSergei Poselenov /*
975d108ac8SSergei Poselenov  * DDR Setup
985d108ac8SSergei Poselenov  */
995d108ac8SSergei Poselenov #define CFG_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory	*/
1005d108ac8SSergei Poselenov #define CFG_SDRAM_BASE		CFG_DDR_SDRAM_BASE
1015d108ac8SSergei Poselenov 
1025d108ac8SSergei Poselenov #define CONFIG_DDR_DEFAULT_CL	30		/* CAS latency 3	*/
1035d108ac8SSergei Poselenov 
1045d108ac8SSergei Poselenov /* Hardcoded values, to use instead of SPD */
1055d108ac8SSergei Poselenov #define CFG_DDR_CS0_BNDS		0x0000000f
1065d108ac8SSergei Poselenov #define CFG_DDR_CS0_CONFIG		0x80010102
1075d108ac8SSergei Poselenov #define CFG_DDR_TIMING_0		0x00260802
1085d108ac8SSergei Poselenov #define CFG_DDR_TIMING_1		0x3935D322
1095d108ac8SSergei Poselenov #define CFG_DDR_TIMING_2		0x14904CC8
1105d108ac8SSergei Poselenov #define CFG_DDR_MODE			0x00480432
1115d108ac8SSergei Poselenov #define CFG_DDR_INTERVAL		0x030C0100
1125d108ac8SSergei Poselenov #define CFG_DDR_CONFIG_2		0x04400000
1135d108ac8SSergei Poselenov #define CFG_DDR_CONFIG			0xC3008000
1145d108ac8SSergei Poselenov #define CFG_DDR_CLK_CONTROL		0x03800000
1155d108ac8SSergei Poselenov #define CFG_SDRAM_SIZE			256 /* in Megs */
1165d108ac8SSergei Poselenov 
1175d108ac8SSergei Poselenov #define CONFIG_SPD_EEPROM	1 	/* Use SPD EEPROM for DDR setup*/
1185d108ac8SSergei Poselenov #define SPD_EEPROM_ADDRESS	0x50		/* DDR DIMM */
1195d108ac8SSergei Poselenov #define MPC85xx_DDR_SDRAM_CLK_CNTL	/* 85xx has clock control reg */
1205d108ac8SSergei Poselenov 
1215d108ac8SSergei Poselenov /*
1225d108ac8SSergei Poselenov  * Flash on the Local Bus
1235d108ac8SSergei Poselenov  */
1245d108ac8SSergei Poselenov /*
1255d108ac8SSergei Poselenov  * Flash on the LocalBus
1265d108ac8SSergei Poselenov  */
1275d108ac8SSergei Poselenov #define CFG_LBC_CACHE_BASE	0xf0000000	/* Localbus cacheable	 */
1285d108ac8SSergei Poselenov 
1295d108ac8SSergei Poselenov #define CFG_FLASH0		0xFE000000
1305d108ac8SSergei Poselenov #define CFG_FLASH1		0xFC000000
1315d108ac8SSergei Poselenov #define CFG_FLASH_BANKS_LIST	{ CFG_FLASH1, CFG_FLASH0 }
1325d108ac8SSergei Poselenov 
1335d108ac8SSergei Poselenov #define CFG_LBC_FLASH_BASE	CFG_FLASH1	/* Localbus flash start	*/
1345d108ac8SSergei Poselenov #define CFG_FLASH_BASE		CFG_LBC_FLASH_BASE /* start of FLASH	*/
1355d108ac8SSergei Poselenov 
1365d108ac8SSergei Poselenov #define CFG_BR0_PRELIM		0xfe001001	/* port size 16bit	*/
1375d108ac8SSergei Poselenov #define CFG_OR0_PRELIM		0xfe000ff7	/* 32MB Flash		*/
1385d108ac8SSergei Poselenov #define CFG_BR1_PRELIM		0xfc001001	/* port size 16bit	*/
1395d108ac8SSergei Poselenov #define CFG_OR1_PRELIM		0xfe000ff7	/* 32MB Flash		*/
1405d108ac8SSergei Poselenov 
1415d108ac8SSergei Poselenov #define CFG_FLASH_CFI				/* flash is CFI compat.	*/
1425d108ac8SSergei Poselenov #define CFG_FLASH_CFI_DRIVER			/* Use common CFI driver*/
1435d108ac8SSergei Poselenov #define CFG_FLASH_EMPTY_INFO		/* print 'E' for empty sector	*/
1445d108ac8SSergei Poselenov 
1455d108ac8SSergei Poselenov #define CFG_MAX_FLASH_BANKS	2		/* number of banks	*/
146e18575d5SSergei Poselenov #define CFG_MAX_FLASH_SECT	256		/* sectors per device	*/
1475d108ac8SSergei Poselenov #undef	CFG_FLASH_CHECKSUM
1485d108ac8SSergei Poselenov #define CFG_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms)	*/
1495d108ac8SSergei Poselenov #define CFG_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms)	*/
1505d108ac8SSergei Poselenov 
1515d108ac8SSergei Poselenov #define CFG_MONITOR_BASE	TEXT_BASE	/* start of monitor	*/
1525d108ac8SSergei Poselenov 
1535d108ac8SSergei Poselenov #define CFG_LBC_LCRR		0x00030008    /* LB clock ratio reg	*/
1545d108ac8SSergei Poselenov #define CFG_LBC_LBCR		0x00000000    /* LB config reg		*/
1555d108ac8SSergei Poselenov #define CFG_LBC_LSRT		0x20000000    /* LB sdram refresh timer	*/
1565d108ac8SSergei Poselenov #define CFG_LBC_MRTPR		0x20000000    /* LB refresh timer presc.*/
1575d108ac8SSergei Poselenov 
1585d108ac8SSergei Poselenov #define CONFIG_L1_INIT_RAM
1595d108ac8SSergei Poselenov #define CFG_INIT_RAM_LOCK	1
1605d108ac8SSergei Poselenov #define CFG_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address	*/
1615d108ac8SSergei Poselenov #define CFG_INIT_RAM_END	0x4000		/* End used area in RAM	*/
1625d108ac8SSergei Poselenov 
1635d108ac8SSergei Poselenov #define CFG_GBL_DATA_SIZE	128		/* num bytes initial data*/
1645d108ac8SSergei Poselenov #define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
1655d108ac8SSergei Poselenov #define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET
1665d108ac8SSergei Poselenov 
1675d108ac8SSergei Poselenov #define CFG_MONITOR_LEN		(256 * 1024)	/* Reserve 256kB for Mon*/
1685d108ac8SSergei Poselenov #define CFG_MALLOC_LEN		(128 * 1024)	/* Reserved for malloc	*/
1695d108ac8SSergei Poselenov 
1705d108ac8SSergei Poselenov /* Serial Port */
1715d108ac8SSergei Poselenov 
1725d108ac8SSergei Poselenov #define CONFIG_CONS_INDEX     1
1735d108ac8SSergei Poselenov #undef	CONFIG_SERIAL_SOFTWARE_FIFO
1745d108ac8SSergei Poselenov #define CFG_NS16550
1755d108ac8SSergei Poselenov #define CFG_NS16550_SERIAL
1765d108ac8SSergei Poselenov #define CFG_NS16550_REG_SIZE	1
1775d108ac8SSergei Poselenov #define CFG_NS16550_CLK		get_bus_freq(0)
1785d108ac8SSergei Poselenov 
1795d108ac8SSergei Poselenov #define CFG_NS16550_COM1	(CFG_CCSRBAR+0x4500)
1805d108ac8SSergei Poselenov #define CFG_NS16550_COM2	(CFG_CCSRBAR+0x4600)
1815d108ac8SSergei Poselenov 
1825d108ac8SSergei Poselenov #define CONFIG_BAUDRATE         115200
1835d108ac8SSergei Poselenov 
1845d108ac8SSergei Poselenov #define CFG_BAUDRATE_TABLE  \
1855d108ac8SSergei Poselenov 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
1865d108ac8SSergei Poselenov 
1875d108ac8SSergei Poselenov #define CONFIG_CMDLINE_EDITING	1	/* add command line history	*/
1885d108ac8SSergei Poselenov #define CFG_HUSH_PARSER		1	/* Use the HUSH parser		*/
1895d108ac8SSergei Poselenov #ifdef	CFG_HUSH_PARSER
1905d108ac8SSergei Poselenov #define	CFG_PROMPT_HUSH_PS2	"> "
1915d108ac8SSergei Poselenov #endif
1925d108ac8SSergei Poselenov 
1935d108ac8SSergei Poselenov 
1945d108ac8SSergei Poselenov /*
1955d108ac8SSergei Poselenov  * I2C
1965d108ac8SSergei Poselenov  */
1975d108ac8SSergei Poselenov #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
1985d108ac8SSergei Poselenov #define CONFIG_HARD_I2C			/* I2C with hardware support	*/
1995d108ac8SSergei Poselenov #undef	CONFIG_SOFT_I2C			/* I2C bit-banged		*/
2005d108ac8SSergei Poselenov #define CFG_I2C_SPEED		400000	/* I2C speed and slave address	*/
2015d108ac8SSergei Poselenov #define CFG_I2C_SLAVE		0x7F
2025d108ac8SSergei Poselenov #define CFG_I2C_NOPROBES	{0x48}	/* Don't probe these addrs	*/
2035d108ac8SSergei Poselenov #define CFG_I2C_OFFSET		0x3000
2045d108ac8SSergei Poselenov 
2055d108ac8SSergei Poselenov /* I2C RTC */
206e18575d5SSergei Poselenov #define CONFIG_RTC_RX8025		/* Use Epson rx8025 rtc via i2c	*/
207e18575d5SSergei Poselenov #define CFG_I2C_RTC_ADDR	0x32	/* at address 0x32		*/
2085d108ac8SSergei Poselenov 
2095d108ac8SSergei Poselenov /* RapidIO MMU */
2105d108ac8SSergei Poselenov #define CFG_RIO_MEM_BASE	0xc0000000	/* base address		*/
2115d108ac8SSergei Poselenov #define CFG_RIO_MEM_PHYS	CFG_RIO_MEM_BASE
2125d108ac8SSergei Poselenov #define CFG_RIO_MEM_SIZE	0x20000000	/* 128M			*/
2135d108ac8SSergei Poselenov 
2145d108ac8SSergei Poselenov /*
2155d108ac8SSergei Poselenov  * General PCI
2165d108ac8SSergei Poselenov  * Memory space is mapped 1-1.
2175d108ac8SSergei Poselenov  */
2185d108ac8SSergei Poselenov #define CFG_PCI_PHYS		0x80000000	/* 1G PCI TLB */
2195d108ac8SSergei Poselenov 
2205d108ac8SSergei Poselenov 
2215d108ac8SSergei Poselenov #define CFG_PCI1_MEM_BASE	0x80000000
2225d108ac8SSergei Poselenov #define CFG_PCI1_MEM_PHYS	CFG_PCI1_MEM_BASE
2235d108ac8SSergei Poselenov #define CFG_PCI1_MEM_SIZE	0x20000000	/* 512M			*/
2245d108ac8SSergei Poselenov #define CFG_PCI1_IO_BASE	0xE2000000
2255d108ac8SSergei Poselenov #define CFG_PCI1_IO_PHYS	CFG_PCI1_IO_BASE
2265d108ac8SSergei Poselenov #define CFG_PCI1_IO_SIZE	0x01000000	/* 16M			*/
2275d108ac8SSergei Poselenov 
2285d108ac8SSergei Poselenov #if defined(CONFIG_PCI)
2295d108ac8SSergei Poselenov 
2305d108ac8SSergei Poselenov #define CONFIG_PCI_PNP			/* do pci plug-and-play		*/
2315d108ac8SSergei Poselenov 
2325d108ac8SSergei Poselenov #define CONFIG_EEPRO100
2335d108ac8SSergei Poselenov #undef CONFIG_TULIP
2345d108ac8SSergei Poselenov 
2355d108ac8SSergei Poselenov #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup	*/
2365d108ac8SSergei Poselenov #define CFG_PCI_SUBSYS_VENDORID 0x1057	/* Motorola			*/
2375d108ac8SSergei Poselenov 
2385d108ac8SSergei Poselenov #endif	/* CONFIG_PCI */
2395d108ac8SSergei Poselenov 
2405d108ac8SSergei Poselenov 
2415d108ac8SSergei Poselenov #define CONFIG_NET_MULTI	1
2425d108ac8SSergei Poselenov #define CONFIG_MII		1	/* MII PHY management */
2435d108ac8SSergei Poselenov #define CONFIG_TSEC1	1
2445d108ac8SSergei Poselenov #define CONFIG_TSEC1_NAME	"TSEC0"
245*2f845dc2SSergei Poselenov #define CONFIG_TSEC3	1
246*2f845dc2SSergei Poselenov #define CONFIG_TSEC3_NAME	"TSEC1"
2475d108ac8SSergei Poselenov #undef CONFIG_MPC85XX_FEC
2485d108ac8SSergei Poselenov 
2495d108ac8SSergei Poselenov #define TSEC1_PHY_ADDR		0
250*2f845dc2SSergei Poselenov #define TSEC3_PHY_ADDR		1
2515d108ac8SSergei Poselenov 
2525d108ac8SSergei Poselenov #define TSEC1_PHYIDX		0
253*2f845dc2SSergei Poselenov #define TSEC3_PHYIDX		0
2545d108ac8SSergei Poselenov #define TSEC1_FLAGS		TSEC_GIGABIT
255*2f845dc2SSergei Poselenov #define TSEC3_FLAGS		TSEC_GIGABIT
2565d108ac8SSergei Poselenov 
257*2f845dc2SSergei Poselenov /* Options are: TSEC[0,1] */
2585d108ac8SSergei Poselenov #define CONFIG_ETHPRIME		"TSEC0"
2595d108ac8SSergei Poselenov #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
2605d108ac8SSergei Poselenov 
261e18575d5SSergei Poselenov #define CONFIG_HAS_ETH0
262e18575d5SSergei Poselenov #define CONFIG_HAS_ETH1
263e18575d5SSergei Poselenov 
2645d108ac8SSergei Poselenov /*
2655d108ac8SSergei Poselenov  * Environment
2665d108ac8SSergei Poselenov  */
2675d108ac8SSergei Poselenov #define CFG_ENV_IS_IN_FLASH	1
2685d108ac8SSergei Poselenov #define CFG_ENV_SECT_SIZE	0x20000 /* 128K(one sector) for env	*/
2695d108ac8SSergei Poselenov #define CFG_ENV_ADDR		(CFG_MONITOR_BASE - CFG_ENV_SECT_SIZE)
2705d108ac8SSergei Poselenov #define CFG_ENV_SIZE		0x4000
2715d108ac8SSergei Poselenov #define CFG_ENV_ADDR_REDUND	(CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
2725d108ac8SSergei Poselenov #define CFG_ENV_SIZE_REDUND	(CFG_ENV_SIZE)
2735d108ac8SSergei Poselenov 
2745d108ac8SSergei Poselenov #define CONFIG_LOADS_ECHO	1	/* echo on for serial download	*/
2755d108ac8SSergei Poselenov #define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change	*/
2765d108ac8SSergei Poselenov 
2775d108ac8SSergei Poselenov #define	CONFIG_TIMESTAMP		/* Print image info with ts	*/
2785d108ac8SSergei Poselenov 
2795d108ac8SSergei Poselenov 
2805d108ac8SSergei Poselenov /*
2815d108ac8SSergei Poselenov  * BOOTP options
2825d108ac8SSergei Poselenov  */
2835d108ac8SSergei Poselenov #define CONFIG_BOOTP_BOOTFILESIZE
2845d108ac8SSergei Poselenov #define CONFIG_BOOTP_BOOTPATH
2855d108ac8SSergei Poselenov #define CONFIG_BOOTP_GATEWAY
2865d108ac8SSergei Poselenov #define CONFIG_BOOTP_HOSTNAME
2875d108ac8SSergei Poselenov 
2885d108ac8SSergei Poselenov 
2895d108ac8SSergei Poselenov /*
2905d108ac8SSergei Poselenov  * Command line configuration.
2915d108ac8SSergei Poselenov  */
2925d108ac8SSergei Poselenov #include <config_cmd_default.h>
2935d108ac8SSergei Poselenov 
2945d108ac8SSergei Poselenov #define CONFIG_CMD_DATE
2955d108ac8SSergei Poselenov #define CONFIG_CMD_DHCP
2965d108ac8SSergei Poselenov #undef CONFIG_CMD_DTT
2975d108ac8SSergei Poselenov #undef CONFIG_CMD_EEPROM
2985d108ac8SSergei Poselenov #define CONFIG_CMD_I2C
2995d108ac8SSergei Poselenov #define CONFIG_CMD_MII
3005d108ac8SSergei Poselenov #define CONFIG_CMD_NFS
3015d108ac8SSergei Poselenov #define CONFIG_CMD_PING
3025d108ac8SSergei Poselenov #undef CONFIG_CMD_RTC
3035d108ac8SSergei Poselenov #define CONFIG_CMD_SNTP
3045d108ac8SSergei Poselenov 
3055d108ac8SSergei Poselenov 
3065d108ac8SSergei Poselenov #if defined(CONFIG_PCI)
3075d108ac8SSergei Poselenov     #define CONFIG_CMD_PCI
3085d108ac8SSergei Poselenov #endif
3095d108ac8SSergei Poselenov 
3105d108ac8SSergei Poselenov 
3115d108ac8SSergei Poselenov #undef CONFIG_WATCHDOG			/* watchdog disabled		*/
3125d108ac8SSergei Poselenov 
3135d108ac8SSergei Poselenov /*
3145d108ac8SSergei Poselenov  * Miscellaneous configurable options
3155d108ac8SSergei Poselenov  */
3165d108ac8SSergei Poselenov #define CFG_LONGHELP			/* undef to save memory		*/
3175d108ac8SSergei Poselenov #define CFG_LOAD_ADDR	0x2000000	/* default load address		*/
3185d108ac8SSergei Poselenov #define CFG_PROMPT	"=> "		/* Monitor Command Prompt	*/
3195d108ac8SSergei Poselenov 
3205d108ac8SSergei Poselenov #if defined(CONFIG_CMD_KGDB)
3215d108ac8SSergei Poselenov     #define CFG_CBSIZE	1024		/* Console I/O Buffer Size	*/
3225d108ac8SSergei Poselenov #else
3235d108ac8SSergei Poselenov     #define CFG_CBSIZE	256		/* Console I/O Buffer Size	*/
3245d108ac8SSergei Poselenov #endif
3255d108ac8SSergei Poselenov 
3265d108ac8SSergei Poselenov #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buf Size	*/
3275d108ac8SSergei Poselenov #define CFG_MAXARGS	16		/* max number of command args	*/
3285d108ac8SSergei Poselenov #define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size	*/
3295d108ac8SSergei Poselenov #define CFG_HZ		1000		/* decrementer freq: 1ms ticks	*/
3305d108ac8SSergei Poselenov 
3315d108ac8SSergei Poselenov /*
3325d108ac8SSergei Poselenov  * For booting Linux, the board info and command line data
3335d108ac8SSergei Poselenov  * have to be in the first 8 MB of memory, since this is
3345d108ac8SSergei Poselenov  * the maximum mapped by the Linux kernel during initialization.
3355d108ac8SSergei Poselenov  */
3365d108ac8SSergei Poselenov #define CFG_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux	*/
3375d108ac8SSergei Poselenov 
3385d108ac8SSergei Poselenov /*
3395d108ac8SSergei Poselenov  * Internal Definitions
3405d108ac8SSergei Poselenov  *
3415d108ac8SSergei Poselenov  * Boot Flags
3425d108ac8SSergei Poselenov  */
3435d108ac8SSergei Poselenov #define BOOTFLAG_COLD	0x01		/* Power-On: Boot from FLASH	*/
3445d108ac8SSergei Poselenov #define BOOTFLAG_WARM	0x02		/* Software reboot		*/
3455d108ac8SSergei Poselenov 
3465d108ac8SSergei Poselenov #if defined(CONFIG_CMD_KGDB)
3475d108ac8SSergei Poselenov #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port*/
3485d108ac8SSergei Poselenov #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use	*/
3495d108ac8SSergei Poselenov #endif
3505d108ac8SSergei Poselenov 
3515d108ac8SSergei Poselenov 
3525d108ac8SSergei Poselenov #define CONFIG_LOADADDR	 200000		/* default addr for tftp & bootm*/
3535d108ac8SSergei Poselenov 
3545d108ac8SSergei Poselenov #define CONFIG_BOOTDELAY 5		/* -1 disables auto-boot	*/
3555d108ac8SSergei Poselenov 
3565d108ac8SSergei Poselenov #define CONFIG_PREBOOT	"echo;"	\
3575d108ac8SSergei Poselenov 	"echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
3585d108ac8SSergei Poselenov 	"echo"
3595d108ac8SSergei Poselenov 
3605d108ac8SSergei Poselenov #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs	*/
3615d108ac8SSergei Poselenov 
3625d108ac8SSergei Poselenov #define	CONFIG_EXTRA_ENV_SETTINGS					\
363e18575d5SSergei Poselenov 	"bootfile=/tftpboot/socrates/uImage\0"				\
3645d108ac8SSergei Poselenov 	"netdev=eth0\0"							\
3655d108ac8SSergei Poselenov 	"consdev=ttyS0\0"						\
3665d108ac8SSergei Poselenov 	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
3675d108ac8SSergei Poselenov 		"nfsroot=$serverip:$rootpath\0"				\
3685d108ac8SSergei Poselenov 	"ramargs=setenv bootargs root=/dev/ram rw\0"			\
3695d108ac8SSergei Poselenov 	"addip=setenv bootargs $bootargs "				\
3705d108ac8SSergei Poselenov 		"ip=$ipaddr:$serverip:$gatewayip:$netmask"		\
3715d108ac8SSergei Poselenov 		":$hostname:$netdev:off panic=1\0"			\
3725d108ac8SSergei Poselenov 	"addcons=setenv bootargs $bootargs "				\
3735d108ac8SSergei Poselenov 		"console=$consdev,$baudrate\0"				\
3745d108ac8SSergei Poselenov 	"flash_self=run ramargs addip addcons;"				\
375e18575d5SSergei Poselenov 		"bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0"	\
376e18575d5SSergei Poselenov 	"flash_nfs=run nfsargs addip addcons;"				\
377e18575d5SSergei Poselenov 		"bootm ${kernel_addr} - ${fdt_addr}\0"			\
378e18575d5SSergei Poselenov 	"net_nfs=tftp ${kernel_addr_r} ${bootfile}; "			\
379e18575d5SSergei Poselenov 		"tftp ${fdt_addr_r} ${fdt_file}; "			\
380e18575d5SSergei Poselenov 		"run nfsargs addip addcons;"				\
381e18575d5SSergei Poselenov 		"bootm ${kernel_addr_r} - ${fdt_addr_r}\0"		\
382e18575d5SSergei Poselenov 	"fdt_file=socrates/socrates.dtb\0"					\
383e18575d5SSergei Poselenov 	"fdt_addr_r=B00000\0"						\
384e18575d5SSergei Poselenov 	"fdt_addr=FC1E0000\0"						\
3855d108ac8SSergei Poselenov 	"rootpath=/opt/eldk/ppc_85xx\0"					\
386e18575d5SSergei Poselenov 	"kernel_addr=FC000000\0"					\
387e18575d5SSergei Poselenov 	"kernel_addr_r=200000\0"					\
388e18575d5SSergei Poselenov 	"ramdisk_addr=FC200000\0"					\
389e18575d5SSergei Poselenov 	"ramdisk_addr_r=400000\0"					\
3905d108ac8SSergei Poselenov 	"load=tftp 100000 /tftpboot/$hostname/u-boot.bin\0"		\
3915d108ac8SSergei Poselenov 	"update=protect off fffc0000 ffffffff;era fffc0000 ffffffff;"	\
3925d108ac8SSergei Poselenov 		"cp.b 100000 fffc0000 40000;"			        \
3935d108ac8SSergei Poselenov 		"setenv filesize;saveenv\0"				\
3945d108ac8SSergei Poselenov 	"upd=run load update\0"						\
3955d108ac8SSergei Poselenov 	""
3965d108ac8SSergei Poselenov #define CONFIG_BOOTCOMMAND	"run flash_self"
3975d108ac8SSergei Poselenov 
398e18575d5SSergei Poselenov /* pass open firmware flat tree */
399e18575d5SSergei Poselenov #define CONFIG_OF_LIBFDT	1
400e18575d5SSergei Poselenov #define CONFIG_OF_BOARD_SETUP	1
401e18575d5SSergei Poselenov 
4025d108ac8SSergei Poselenov #endif	/* __CONFIG_H */
403