15d108ac8SSergei Poselenov /* 25d108ac8SSergei Poselenov * (C) Copyright 2008 35d108ac8SSergei Poselenov * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com. 45d108ac8SSergei Poselenov * 55d108ac8SSergei Poselenov * Wolfgang Denk <wd@denx.de> 65d108ac8SSergei Poselenov * Copyright 2004 Freescale Semiconductor. 75d108ac8SSergei Poselenov * (C) Copyright 2002,2003 Motorola,Inc. 85d108ac8SSergei Poselenov * Xianghua Xiao <X.Xiao@motorola.com> 95d108ac8SSergei Poselenov * 10*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 115d108ac8SSergei Poselenov */ 125d108ac8SSergei Poselenov 135d108ac8SSergei Poselenov /* 145d108ac8SSergei Poselenov * Socrates 155d108ac8SSergei Poselenov */ 165d108ac8SSergei Poselenov 175d108ac8SSergei Poselenov #ifndef __CONFIG_H 185d108ac8SSergei Poselenov #define __CONFIG_H 195d108ac8SSergei Poselenov 20e99b607aSu-boot@bugs.denx.de /* new uImage format support */ 21e99b607aSu-boot@bugs.denx.de #define CONFIG_FIT 1 22e99b607aSu-boot@bugs.denx.de #define CONFIG_OF_LIBFDT 1 23e99b607aSu-boot@bugs.denx.de #define CONFIG_FIT_VERBOSE 1 /* enable fit_format_{error,warning}() */ 24e99b607aSu-boot@bugs.denx.de 255d108ac8SSergei Poselenov /* High Level Configuration Options */ 265d108ac8SSergei Poselenov #define CONFIG_BOOKE 1 /* BOOKE */ 275d108ac8SSergei Poselenov #define CONFIG_E500 1 /* BOOKE e500 family */ 285d108ac8SSergei Poselenov #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */ 295d108ac8SSergei Poselenov #define CONFIG_MPC8544 1 305d108ac8SSergei Poselenov #define CONFIG_SOCRATES 1 315d108ac8SSergei Poselenov 322ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff80000 332ae18241SWolfgang Denk 345d108ac8SSergei Poselenov #define CONFIG_PCI 35842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 365d108ac8SSergei Poselenov 375d108ac8SSergei Poselenov #define CONFIG_TSEC_ENET /* tsec ethernet support */ 385d108ac8SSergei Poselenov 395d108ac8SSergei Poselenov #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */ 403e79b588SDetlev Zundel #define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */ 415d108ac8SSergei Poselenov 425d108ac8SSergei Poselenov #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 435d108ac8SSergei Poselenov 445d108ac8SSergei Poselenov /* 455d108ac8SSergei Poselenov * Only possible on E500 Version 2 or newer cores. 465d108ac8SSergei Poselenov */ 475d108ac8SSergei Poselenov #define CONFIG_ENABLE_36BIT_PHYS 1 485d108ac8SSergei Poselenov 495d108ac8SSergei Poselenov /* 505d108ac8SSergei Poselenov * sysclk for MPC85xx 515d108ac8SSergei Poselenov * 525d108ac8SSergei Poselenov * Two valid values are: 535d108ac8SSergei Poselenov * 33000000 545d108ac8SSergei Poselenov * 66000000 555d108ac8SSergei Poselenov * 565d108ac8SSergei Poselenov * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz 575d108ac8SSergei Poselenov * is likely the desired value here, so that is now the default. 585d108ac8SSergei Poselenov * The board, however, can run at 66MHz. In any event, this value 595d108ac8SSergei Poselenov * must match the settings of some switches. Details can be found 605d108ac8SSergei Poselenov * in the README.mpc85xxads. 615d108ac8SSergei Poselenov */ 625d108ac8SSergei Poselenov 635d108ac8SSergei Poselenov #ifndef CONFIG_SYS_CLK_FREQ 645d108ac8SSergei Poselenov #define CONFIG_SYS_CLK_FREQ 66666666 655d108ac8SSergei Poselenov #endif 665d108ac8SSergei Poselenov 675d108ac8SSergei Poselenov /* 685d108ac8SSergei Poselenov * These can be toggled for performance analysis, otherwise use default. 695d108ac8SSergei Poselenov */ 705d108ac8SSergei Poselenov #define CONFIG_L2_CACHE /* toggle L2 cache */ 715d108ac8SSergei Poselenov #define CONFIG_BTB /* toggle branch predition */ 725d108ac8SSergei Poselenov 736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */ 745d108ac8SSergei Poselenov 756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00400000 776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00C00000 785d108ac8SSergei Poselenov 79e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xE0000000 80e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 815d108ac8SSergei Poselenov 82be0bd823SKumar Gala /* DDR Setup */ 83be0bd823SKumar Gala #define CONFIG_FSL_DDR2 84be0bd823SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE 85be0bd823SKumar Gala #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 86be0bd823SKumar Gala #define CONFIG_DDR_SPD 87be0bd823SKumar Gala 88be0bd823SKumar Gala #undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 89be0bd823SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 90be0bd823SKumar Gala 916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 93be0bd823SKumar Gala #define CONFIG_VERY_BIG_RAM 94be0bd823SKumar Gala 95be0bd823SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS 1 96be0bd823SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 97be0bd823SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL 2 98be0bd823SKumar Gala 99be0bd823SKumar Gala /* I2C addresses of SPD EEPROMs */ 100562788b0SAnatolij Gustschin #define SPD_EEPROM_ADDRESS 0x50 /* CTLR 0 DIMM 0 */ 1015d108ac8SSergei Poselenov 1025d108ac8SSergei Poselenov #define CONFIG_DDR_DEFAULT_CL 30 /* CAS latency 3 */ 1035d108ac8SSergei Poselenov 1045d108ac8SSergei Poselenov /* Hardcoded values, to use instead of SPD */ 1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f 1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00260802 1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x3935D322 1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x14904CC8 1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x00480432 1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x030C0100 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONFIG_2 0x04400000 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONFIG 0xC3008000 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CONTROL 0x03800000 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 /* in Megs */ 1165d108ac8SSergei Poselenov 1175d108ac8SSergei Poselenov /* 1185d108ac8SSergei Poselenov * Flash on the LocalBus 1195d108ac8SSergei Poselenov */ 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */ 1215d108ac8SSergei Poselenov 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH0 0xFE000000 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH1 0xFC000000 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 } 1255d108ac8SSergei Poselenov 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_FLASH_BASE CONFIG_SYS_FLASH1 /* Localbus flash start */ 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH */ 1285d108ac8SSergei Poselenov 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xfe001001 /* port size 16bit */ 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xfe000030 /* 32MB Flash */ 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0xfc001001 /* port size 16bit */ 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xfe000030 /* 32MB Flash */ 1335d108ac8SSergei Poselenov 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* flash is CFI compat. */ 13500b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver*/ 1365d108ac8SSergei Poselenov 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */ 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 1425d108ac8SSergei Poselenov 14314d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 1445d108ac8SSergei Poselenov 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/ 1495d108ac8SSergei Poselenov 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 152553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size used area in RAM*/ 1535d108ac8SSergei Poselenov 15425ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 1565d108ac8SSergei Poselenov 15747106ce1SDetlev Zundel #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384KiB for Mon */ 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (4 << 20) /* Reserve 4 MB for malloc */ 1593e79b588SDetlev Zundel 1603e79b588SDetlev Zundel /* FPGA and NAND */ 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FPGA_BASE 0xc0000000 1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FPGA_SIZE 0x00100000 /* 1 MB */ 1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HMI_BASE 0xc0010000 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0xc0001881 /* UPMA, 32-bit */ 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfff00000 /* 1 MB */ 1663e79b588SDetlev Zundel 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_FPGA_BASE + 0x70) 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_NAND_DEVICE 1 1693e79b588SDetlev Zundel #define CONFIG_CMD_NAND 1705d108ac8SSergei Poselenov 171e64987a8SAnatolij Gustschin /* LIME GDC */ 1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LIME_BASE 0xc8000000 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LIME_SIZE 0x04000000 /* 64 MB */ 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xc80018a1 /* UPMB, 32-bit */ 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfc000000 /* 64 MB */ 176e64987a8SAnatolij Gustschin 177e64987a8SAnatolij Gustschin #define CONFIG_VIDEO 178e64987a8SAnatolij Gustschin #define CONFIG_VIDEO_MB862xx 1795d16ca87SAnatolij Gustschin #define CONFIG_VIDEO_MB862xx_ACCEL 180e64987a8SAnatolij Gustschin #define CONFIG_CFB_CONSOLE 181e64987a8SAnatolij Gustschin #define CONFIG_VIDEO_LOGO 182e64987a8SAnatolij Gustschin #define CONFIG_VIDEO_BMP_LOGO 183e64987a8SAnatolij Gustschin #define CONFIG_CONSOLE_EXTRA_INFO 184e64987a8SAnatolij Gustschin #define VIDEO_FB_16BPP_PIXEL_SWAP 185229b6dceSWolfgang Grandegger #define VIDEO_FB_16BPP_WORD_SWAP 186e64987a8SAnatolij Gustschin #define CONFIG_VGA_AS_SINGLE_DEVICE 1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CONSOLE_IS_IN_ENV 188e64987a8SAnatolij Gustschin #define CONFIG_VIDEO_SW_CURSOR 189e64987a8SAnatolij Gustschin #define CONFIG_SPLASH_SCREEN 190e64987a8SAnatolij Gustschin #define CONFIG_VIDEO_BMP_GZIP 1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */ 192e64987a8SAnatolij Gustschin 193c28d3bbeSWolfgang Grandegger /* SDRAM Clock frequency, 100MHz (0x0000) or 133MHz (0x10000) */ 194c28d3bbeSWolfgang Grandegger #define CONFIG_SYS_MB862xx_CCF 0x10000 195c28d3bbeSWolfgang Grandegger /* SDRAM parameter */ 196c28d3bbeSWolfgang Grandegger #define CONFIG_SYS_MB862xx_MMR 0x4157BA63 197c28d3bbeSWolfgang Grandegger 1985d108ac8SSergei Poselenov /* Serial Port */ 1995d108ac8SSergei Poselenov 2005d108ac8SSergei Poselenov #define CONFIG_CONS_INDEX 1 2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 2055d108ac8SSergei Poselenov 2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 2085d108ac8SSergei Poselenov 2095d108ac8SSergei Poselenov #define CONFIG_BAUDRATE 115200 2105d108ac8SSergei Poselenov 2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 2125d108ac8SSergei Poselenov {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 2135d108ac8SSergei Poselenov 2145d108ac8SSergei Poselenov #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 2155be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */ 2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */ 2175d108ac8SSergei Poselenov 2185d108ac8SSergei Poselenov 2195d108ac8SSergei Poselenov /* 2205d108ac8SSergei Poselenov * I2C 2215d108ac8SSergei Poselenov */ 2225d108ac8SSergei Poselenov #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 2235d108ac8SSergei Poselenov #define CONFIG_HARD_I2C /* I2C with hardware support */ 2245d108ac8SSergei Poselenov #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 102124 /* I2C speed and slave address */ 2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 2285d108ac8SSergei Poselenov 2293e79b588SDetlev Zundel #define CONFIG_I2C_MULTI_BUS 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET 0x3100 2313e79b588SDetlev Zundel 2325d108ac8SSergei Poselenov /* I2C RTC */ 233e18575d5SSergei Poselenov #define CONFIG_RTC_RX8025 /* Use Epson rx8025 rtc via i2c */ 2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x32 /* at address 0x32 */ 2355d108ac8SSergei Poselenov 236e64987a8SAnatolij Gustschin /* I2C W83782G HW-Monitoring IC */ 2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_W83782G_ADDR 0x28 /* W83782G address */ 238e64987a8SAnatolij Gustschin 2392f7468aeSSergei Poselenov /* I2C temp sensor */ 2402f7468aeSSergei Poselenov /* Socrates uses Maxim's DS75, which is compatible with LM75 */ 2412f7468aeSSergei Poselenov #define CONFIG_DTT_LM75 1 2422f7468aeSSergei Poselenov #define CONFIG_DTT_SENSORS {4} /* Sensor addresses */ 2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DTT_MAX_TEMP 125 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DTT_LOW_TEMP -55 2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DTT_HYSTERESIS 3 2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 2472f7468aeSSergei Poselenov 2485d108ac8SSergei Poselenov /* 2495d108ac8SSergei Poselenov * General PCI 2505d108ac8SSergei Poselenov * Memory space is mapped 1-1. 2515d108ac8SSergei Poselenov */ 2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */ 2535d108ac8SSergei Poselenov 2545e1882dfSSergei Poselenov /* PCI is clocked by the external source at 33 MHz */ 2555e1882dfSSergei Poselenov #define CONFIG_PCI_CLK_FREQ 33000000 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0xE2000000 2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE 2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */ 2625d108ac8SSergei Poselenov 2635d108ac8SSergei Poselenov #if defined(CONFIG_PCI) 2645d108ac8SSergei Poselenov #define CONFIG_PCI_PNP /* do pci plug-and-play */ 265d39e6851SSergei Poselenov #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 2665d108ac8SSergei Poselenov #endif /* CONFIG_PCI */ 2675d108ac8SSergei Poselenov 2685d108ac8SSergei Poselenov 2695d108ac8SSergei Poselenov #define CONFIG_MII 1 /* MII PHY management */ 2705d108ac8SSergei Poselenov #define CONFIG_TSEC1 1 2715d108ac8SSergei Poselenov #define CONFIG_TSEC1_NAME "TSEC0" 2722f845dc2SSergei Poselenov #define CONFIG_TSEC3 1 2732f845dc2SSergei Poselenov #define CONFIG_TSEC3_NAME "TSEC1" 2745d108ac8SSergei Poselenov #undef CONFIG_MPC85XX_FEC 2755d108ac8SSergei Poselenov 2765d108ac8SSergei Poselenov #define TSEC1_PHY_ADDR 0 2772f845dc2SSergei Poselenov #define TSEC3_PHY_ADDR 1 2785d108ac8SSergei Poselenov 2795d108ac8SSergei Poselenov #define TSEC1_PHYIDX 0 2802f845dc2SSergei Poselenov #define TSEC3_PHYIDX 0 2815d108ac8SSergei Poselenov #define TSEC1_FLAGS TSEC_GIGABIT 2822f845dc2SSergei Poselenov #define TSEC3_FLAGS TSEC_GIGABIT 2835d108ac8SSergei Poselenov 2842f845dc2SSergei Poselenov /* Options are: TSEC[0,1] */ 2855d108ac8SSergei Poselenov #define CONFIG_ETHPRIME "TSEC0" 2865d108ac8SSergei Poselenov #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ 2875d108ac8SSergei Poselenov 288e18575d5SSergei Poselenov #define CONFIG_HAS_ETH0 289e18575d5SSergei Poselenov #define CONFIG_HAS_ETH1 290e18575d5SSergei Poselenov 2915d108ac8SSergei Poselenov /* 2925d108ac8SSergei Poselenov * Environment 2935d108ac8SSergei Poselenov */ 2945a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 2950e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 2970e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x4000 2980e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE) 2990e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 3005d108ac8SSergei Poselenov 3015d108ac8SSergei Poselenov #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 3035d108ac8SSergei Poselenov 3045d108ac8SSergei Poselenov #define CONFIG_TIMESTAMP /* Print image info with ts */ 3055d108ac8SSergei Poselenov 3065d108ac8SSergei Poselenov 3075d108ac8SSergei Poselenov /* 3085d108ac8SSergei Poselenov * BOOTP options 3095d108ac8SSergei Poselenov */ 3105d108ac8SSergei Poselenov #define CONFIG_BOOTP_BOOTFILESIZE 3115d108ac8SSergei Poselenov #define CONFIG_BOOTP_BOOTPATH 3125d108ac8SSergei Poselenov #define CONFIG_BOOTP_GATEWAY 3135d108ac8SSergei Poselenov #define CONFIG_BOOTP_HOSTNAME 3145d108ac8SSergei Poselenov 3155d108ac8SSergei Poselenov 3165d108ac8SSergei Poselenov /* 3175d108ac8SSergei Poselenov * Command line configuration. 3185d108ac8SSergei Poselenov */ 3195d108ac8SSergei Poselenov #include <config_cmd_default.h> 3205d108ac8SSergei Poselenov 32147106ce1SDetlev Zundel #define CONFIG_CMD_BMP 3225d108ac8SSergei Poselenov #define CONFIG_CMD_DATE 3235d108ac8SSergei Poselenov #define CONFIG_CMD_DHCP 3242f7468aeSSergei Poselenov #define CONFIG_CMD_DTT 3255d108ac8SSergei Poselenov #undef CONFIG_CMD_EEPROM 32647106ce1SDetlev Zundel #define CONFIG_CMD_EXT2 /* EXT2 Support */ 3275d108ac8SSergei Poselenov #define CONFIG_CMD_I2C 3283e79b588SDetlev Zundel #define CONFIG_CMD_SDRAM 3295d108ac8SSergei Poselenov #define CONFIG_CMD_MII 33047106ce1SDetlev Zundel #undef CONFIG_CMD_NFS 3315d108ac8SSergei Poselenov #define CONFIG_CMD_PING 3325d108ac8SSergei Poselenov #define CONFIG_CMD_SNTP 333791e1dbaSSergei Poselenov #define CONFIG_CMD_USB 334199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 3355d108ac8SSergei Poselenov 3365d108ac8SSergei Poselenov #if defined(CONFIG_PCI) 3375d108ac8SSergei Poselenov #define CONFIG_CMD_PCI 3385d108ac8SSergei Poselenov #endif 3395d108ac8SSergei Poselenov 3405d108ac8SSergei Poselenov #undef CONFIG_WATCHDOG /* watchdog disabled */ 3415d108ac8SSergei Poselenov 3425d108ac8SSergei Poselenov /* 3435d108ac8SSergei Poselenov * Miscellaneous configurable options 3445d108ac8SSergei Poselenov */ 3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 3485d108ac8SSergei Poselenov 3495d108ac8SSergei Poselenov #if defined(CONFIG_CMD_KGDB) 3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 3515d108ac8SSergei Poselenov #else 3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 3535d108ac8SSergei Poselenov #endif 3545d108ac8SSergei Poselenov 3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buf Size */ 3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 3595d108ac8SSergei Poselenov 3605d108ac8SSergei Poselenov /* 3615d108ac8SSergei Poselenov * For booting Linux, the board info and command line data 3625d108ac8SSergei Poselenov * have to be in the first 8 MB of memory, since this is 3635d108ac8SSergei Poselenov * the maximum mapped by the Linux kernel during initialization. 3645d108ac8SSergei Poselenov */ 3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ 3665d108ac8SSergei Poselenov 3675d108ac8SSergei Poselenov #if defined(CONFIG_CMD_KGDB) 3685d108ac8SSergei Poselenov #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port*/ 3695d108ac8SSergei Poselenov #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 3705d108ac8SSergei Poselenov #endif 3715d108ac8SSergei Poselenov 3725d108ac8SSergei Poselenov 3735d108ac8SSergei Poselenov #define CONFIG_LOADADDR 200000 /* default addr for tftp & bootm*/ 3745d108ac8SSergei Poselenov 3753e79b588SDetlev Zundel #define CONFIG_BOOTDELAY 1 /* -1 disables auto-boot */ 3765d108ac8SSergei Poselenov 3775d108ac8SSergei Poselenov #define CONFIG_PREBOOT "echo;" \ 3783e79b588SDetlev Zundel "echo Welcome on the ABB Socrates Board;" \ 3795d108ac8SSergei Poselenov "echo" 3805d108ac8SSergei Poselenov 3815d108ac8SSergei Poselenov #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 3825d108ac8SSergei Poselenov 3835d108ac8SSergei Poselenov #define CONFIG_EXTRA_ENV_SETTINGS \ 3845d108ac8SSergei Poselenov "netdev=eth0\0" \ 3855d108ac8SSergei Poselenov "consdev=ttyS0\0" \ 3863e79b588SDetlev Zundel "uboot_file=/home/tftp/syscon3/u-boot.bin\0" \ 3873e79b588SDetlev Zundel "bootfile=/home/tftp/syscon3/uImage\0" \ 3883e79b588SDetlev Zundel "fdt_file=/home/tftp/syscon3/socrates.dtb\0" \ 3893e79b588SDetlev Zundel "initrd_file=/home/tftp/syscon3/uinitrd.gz\0" \ 3903e79b588SDetlev Zundel "uboot_addr=FFFA0000\0" \ 3913e79b588SDetlev Zundel "kernel_addr=FE000000\0" \ 3923e79b588SDetlev Zundel "fdt_addr=FE1E0000\0" \ 3933e79b588SDetlev Zundel "ramdisk_addr=FE200000\0" \ 3943e79b588SDetlev Zundel "fdt_addr_r=B00000\0" \ 3953e79b588SDetlev Zundel "kernel_addr_r=200000\0" \ 3963e79b588SDetlev Zundel "ramdisk_addr_r=400000\0" \ 3973e79b588SDetlev Zundel "rootpath=/opt/eldk/ppc_85xxDP\0" \ 3983e79b588SDetlev Zundel "ramargs=setenv bootargs root=/dev/ram rw\0" \ 3995d108ac8SSergei Poselenov "nfsargs=setenv bootargs root=/dev/nfs rw " \ 4005d108ac8SSergei Poselenov "nfsroot=$serverip:$rootpath\0" \ 4013e79b588SDetlev Zundel "addcons=setenv bootargs $bootargs " \ 4023e79b588SDetlev Zundel "console=$consdev,$baudrate\0" \ 4035d108ac8SSergei Poselenov "addip=setenv bootargs $bootargs " \ 4045d108ac8SSergei Poselenov "ip=$ipaddr:$serverip:$gatewayip:$netmask" \ 4055d108ac8SSergei Poselenov ":$hostname:$netdev:off panic=1\0" \ 4063e79b588SDetlev Zundel "boot_nor=run ramargs addcons;" \ 407e18575d5SSergei Poselenov "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ 408e18575d5SSergei Poselenov "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \ 409e18575d5SSergei Poselenov "tftp ${fdt_addr_r} ${fdt_file}; " \ 410e18575d5SSergei Poselenov "run nfsargs addip addcons;" \ 411e18575d5SSergei Poselenov "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \ 4123e79b588SDetlev Zundel "update_uboot=tftp 100000 ${uboot_file};" \ 4133e79b588SDetlev Zundel "protect off fffa0000 ffffffff;" \ 4143e79b588SDetlev Zundel "era fffa0000 ffffffff;" \ 4153e79b588SDetlev Zundel "cp.b 100000 fffa0000 ${filesize};" \ 4165d108ac8SSergei Poselenov "setenv filesize;saveenv\0" \ 4173e79b588SDetlev Zundel "update_kernel=tftp 100000 ${bootfile};" \ 4183e79b588SDetlev Zundel "era fe000000 fe1dffff;" \ 4193e79b588SDetlev Zundel "cp.b 100000 fe000000 ${filesize};" \ 4203e79b588SDetlev Zundel "setenv filesize;saveenv\0" \ 4213e79b588SDetlev Zundel "update_fdt=tftp 100000 ${fdt_file};" \ 4223e79b588SDetlev Zundel "era fe1e0000 fe1fffff;" \ 4233e79b588SDetlev Zundel "cp.b 100000 fe1e0000 ${filesize};" \ 4243e79b588SDetlev Zundel "setenv filesize;saveenv\0" \ 4253e79b588SDetlev Zundel "update_initrd=tftp 100000 ${initrd_file};" \ 4263e79b588SDetlev Zundel "era fe200000 fe9fffff;" \ 4273e79b588SDetlev Zundel "cp.b 100000 fe200000 ${filesize};" \ 4283e79b588SDetlev Zundel "setenv filesize;saveenv\0" \ 4293e79b588SDetlev Zundel "clean_data=era fea00000 fff5ffff\0" \ 4303e79b588SDetlev Zundel "usbargs=setenv bootargs root=/dev/sda1 rw\0" \ 4313e79b588SDetlev Zundel "load_usb=usb start;" \ 4323e79b588SDetlev Zundel "ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0" \ 4333e79b588SDetlev Zundel "boot_usb=run load_usb usbargs addcons;" \ 4343e79b588SDetlev Zundel "bootm ${kernel_addr_r} - ${fdt_addr};" \ 4353e79b588SDetlev Zundel "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ 4365d108ac8SSergei Poselenov "" 4373e79b588SDetlev Zundel #define CONFIG_BOOTCOMMAND "run boot_nor" 4385d108ac8SSergei Poselenov 439e18575d5SSergei Poselenov /* pass open firmware flat tree */ 440e18575d5SSergei Poselenov #define CONFIG_OF_LIBFDT 1 441e18575d5SSergei Poselenov #define CONFIG_OF_BOARD_SETUP 1 442e18575d5SSergei Poselenov 443791e1dbaSSergei Poselenov /* USB support */ 444791e1dbaSSergei Poselenov #define CONFIG_USB_OHCI_NEW 1 445791e1dbaSSergei Poselenov #define CONFIG_PCI_OHCI 1 446791e1dbaSSergei Poselenov #define CONFIG_PCI_OHCI_DEVNO 3 /* Number in PCI list */ 447e90fb6afSYuri Tikhonov #define CONFIG_PCI_EHCI_DEVNO (CONFIG_PCI_OHCI_DEVNO / 2) 4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 4496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" 4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 451791e1dbaSSergei Poselenov #define CONFIG_DOS_PARTITION 1 452791e1dbaSSergei Poselenov #define CONFIG_USB_STORAGE 1 453791e1dbaSSergei Poselenov 4545d108ac8SSergei Poselenov #endif /* __CONFIG_H */ 455