15d108ac8SSergei Poselenov /* 25d108ac8SSergei Poselenov * (C) Copyright 2008 35d108ac8SSergei Poselenov * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com. 45d108ac8SSergei Poselenov * 55d108ac8SSergei Poselenov * Wolfgang Denk <wd@denx.de> 65d108ac8SSergei Poselenov * Copyright 2004 Freescale Semiconductor. 75d108ac8SSergei Poselenov * (C) Copyright 2002,2003 Motorola,Inc. 85d108ac8SSergei Poselenov * Xianghua Xiao <X.Xiao@motorola.com> 95d108ac8SSergei Poselenov * 105d108ac8SSergei Poselenov * See file CREDITS for list of people who contributed to this 115d108ac8SSergei Poselenov * project. 125d108ac8SSergei Poselenov * 135d108ac8SSergei Poselenov * This program is free software; you can redistribute it and/or 145d108ac8SSergei Poselenov * modify it under the terms of the GNU General Public License as 155d108ac8SSergei Poselenov * published by the Free Software Foundation; either version 2 of 165d108ac8SSergei Poselenov * the License, or (at your option) any later version. 175d108ac8SSergei Poselenov * 185d108ac8SSergei Poselenov * This program is distributed in the hope that it will be useful, 195d108ac8SSergei Poselenov * but WITHOUT ANY WARRANTY; without even the implied warranty of 205d108ac8SSergei Poselenov * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 215d108ac8SSergei Poselenov * GNU General Public License for more details. 225d108ac8SSergei Poselenov * 235d108ac8SSergei Poselenov * You should have received a copy of the GNU General Public License 245d108ac8SSergei Poselenov * along with this program; if not, write to the Free Software 255d108ac8SSergei Poselenov * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 265d108ac8SSergei Poselenov * MA 02111-1307 USA 275d108ac8SSergei Poselenov */ 285d108ac8SSergei Poselenov 295d108ac8SSergei Poselenov /* 305d108ac8SSergei Poselenov * Socrates 315d108ac8SSergei Poselenov */ 325d108ac8SSergei Poselenov 335d108ac8SSergei Poselenov #ifndef __CONFIG_H 345d108ac8SSergei Poselenov #define __CONFIG_H 355d108ac8SSergei Poselenov 36e99b607aSu-boot@bugs.denx.de /* new uImage format support */ 37e99b607aSu-boot@bugs.denx.de #define CONFIG_FIT 1 38e99b607aSu-boot@bugs.denx.de #define CONFIG_OF_LIBFDT 1 39e99b607aSu-boot@bugs.denx.de #define CONFIG_FIT_VERBOSE 1 /* enable fit_format_{error,warning}() */ 40e99b607aSu-boot@bugs.denx.de 415d108ac8SSergei Poselenov /* High Level Configuration Options */ 425d108ac8SSergei Poselenov #define CONFIG_BOOKE 1 /* BOOKE */ 435d108ac8SSergei Poselenov #define CONFIG_E500 1 /* BOOKE e500 family */ 445d108ac8SSergei Poselenov #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */ 455d108ac8SSergei Poselenov #define CONFIG_MPC8544 1 465d108ac8SSergei Poselenov #define CONFIG_SOCRATES 1 475d108ac8SSergei Poselenov 482ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff80000 492ae18241SWolfgang Denk 505d108ac8SSergei Poselenov #define CONFIG_PCI 51842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 525d108ac8SSergei Poselenov 535d108ac8SSergei Poselenov #define CONFIG_TSEC_ENET /* tsec ethernet support */ 545d108ac8SSergei Poselenov 555d108ac8SSergei Poselenov #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */ 563e79b588SDetlev Zundel #define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */ 575d108ac8SSergei Poselenov 585d108ac8SSergei Poselenov #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 595d108ac8SSergei Poselenov 605d108ac8SSergei Poselenov /* 615d108ac8SSergei Poselenov * Only possible on E500 Version 2 or newer cores. 625d108ac8SSergei Poselenov */ 635d108ac8SSergei Poselenov #define CONFIG_ENABLE_36BIT_PHYS 1 645d108ac8SSergei Poselenov 655d108ac8SSergei Poselenov /* 665d108ac8SSergei Poselenov * sysclk for MPC85xx 675d108ac8SSergei Poselenov * 685d108ac8SSergei Poselenov * Two valid values are: 695d108ac8SSergei Poselenov * 33000000 705d108ac8SSergei Poselenov * 66000000 715d108ac8SSergei Poselenov * 725d108ac8SSergei Poselenov * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz 735d108ac8SSergei Poselenov * is likely the desired value here, so that is now the default. 745d108ac8SSergei Poselenov * The board, however, can run at 66MHz. In any event, this value 755d108ac8SSergei Poselenov * must match the settings of some switches. Details can be found 765d108ac8SSergei Poselenov * in the README.mpc85xxads. 775d108ac8SSergei Poselenov */ 785d108ac8SSergei Poselenov 795d108ac8SSergei Poselenov #ifndef CONFIG_SYS_CLK_FREQ 805d108ac8SSergei Poselenov #define CONFIG_SYS_CLK_FREQ 66666666 815d108ac8SSergei Poselenov #endif 825d108ac8SSergei Poselenov 835d108ac8SSergei Poselenov /* 845d108ac8SSergei Poselenov * These can be toggled for performance analysis, otherwise use default. 855d108ac8SSergei Poselenov */ 865d108ac8SSergei Poselenov #define CONFIG_L2_CACHE /* toggle L2 cache */ 875d108ac8SSergei Poselenov #define CONFIG_BTB /* toggle branch predition */ 885d108ac8SSergei Poselenov 896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */ 905d108ac8SSergei Poselenov 916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00400000 936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00C00000 945d108ac8SSergei Poselenov 95e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xE0000000 96e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 975d108ac8SSergei Poselenov 98be0bd823SKumar Gala /* DDR Setup */ 99be0bd823SKumar Gala #define CONFIG_FSL_DDR2 100be0bd823SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE 101be0bd823SKumar Gala #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 102be0bd823SKumar Gala #define CONFIG_DDR_SPD 103be0bd823SKumar Gala 104be0bd823SKumar Gala #undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 105be0bd823SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 106be0bd823SKumar Gala 1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 109be0bd823SKumar Gala #define CONFIG_VERY_BIG_RAM 110be0bd823SKumar Gala 111be0bd823SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS 1 112be0bd823SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 113be0bd823SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL 2 114be0bd823SKumar Gala 115be0bd823SKumar Gala /* I2C addresses of SPD EEPROMs */ 116562788b0SAnatolij Gustschin #define SPD_EEPROM_ADDRESS 0x50 /* CTLR 0 DIMM 0 */ 1175d108ac8SSergei Poselenov 1185d108ac8SSergei Poselenov #define CONFIG_DDR_DEFAULT_CL 30 /* CAS latency 3 */ 1195d108ac8SSergei Poselenov 1205d108ac8SSergei Poselenov /* Hardcoded values, to use instead of SPD */ 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00260802 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x3935D322 1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x14904CC8 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x00480432 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x030C0100 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONFIG_2 0x04400000 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONFIG 0xC3008000 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CONTROL 0x03800000 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 /* in Megs */ 1325d108ac8SSergei Poselenov 1335d108ac8SSergei Poselenov /* 1345d108ac8SSergei Poselenov * Flash on the LocalBus 1355d108ac8SSergei Poselenov */ 1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */ 1375d108ac8SSergei Poselenov 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH0 0xFE000000 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH1 0xFC000000 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 } 1415d108ac8SSergei Poselenov 1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_FLASH_BASE CONFIG_SYS_FLASH1 /* Localbus flash start */ 1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH */ 1445d108ac8SSergei Poselenov 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xfe001001 /* port size 16bit */ 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xfe000030 /* 32MB Flash */ 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0xfc001001 /* port size 16bit */ 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xfe000030 /* 32MB Flash */ 1495d108ac8SSergei Poselenov 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* flash is CFI compat. */ 15100b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver*/ 1525d108ac8SSergei Poselenov 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */ 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 1585d108ac8SSergei Poselenov 15914d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 1605d108ac8SSergei Poselenov 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/ 1655d108ac8SSergei Poselenov 1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 168553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size used area in RAM*/ 1695d108ac8SSergei Poselenov 17025ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 1725d108ac8SSergei Poselenov 17347106ce1SDetlev Zundel #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384KiB for Mon */ 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (4 << 20) /* Reserve 4 MB for malloc */ 1753e79b588SDetlev Zundel 1763e79b588SDetlev Zundel /* FPGA and NAND */ 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FPGA_BASE 0xc0000000 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FPGA_SIZE 0x00100000 /* 1 MB */ 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HMI_BASE 0xc0010000 1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0xc0001881 /* UPMA, 32-bit */ 1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfff00000 /* 1 MB */ 1823e79b588SDetlev Zundel 1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_FPGA_BASE + 0x70) 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_NAND_DEVICE 1 1853e79b588SDetlev Zundel #define CONFIG_CMD_NAND 1865d108ac8SSergei Poselenov 187e64987a8SAnatolij Gustschin /* LIME GDC */ 1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LIME_BASE 0xc8000000 1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LIME_SIZE 0x04000000 /* 64 MB */ 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xc80018a1 /* UPMB, 32-bit */ 1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfc000000 /* 64 MB */ 192e64987a8SAnatolij Gustschin 193e64987a8SAnatolij Gustschin #define CONFIG_VIDEO 194e64987a8SAnatolij Gustschin #define CONFIG_VIDEO_MB862xx 1955d16ca87SAnatolij Gustschin #define CONFIG_VIDEO_MB862xx_ACCEL 196e64987a8SAnatolij Gustschin #define CONFIG_CFB_CONSOLE 197e64987a8SAnatolij Gustschin #define CONFIG_VIDEO_LOGO 198e64987a8SAnatolij Gustschin #define CONFIG_VIDEO_BMP_LOGO 199e64987a8SAnatolij Gustschin #define CONFIG_CONSOLE_EXTRA_INFO 200e64987a8SAnatolij Gustschin #define VIDEO_FB_16BPP_PIXEL_SWAP 201229b6dceSWolfgang Grandegger #define VIDEO_FB_16BPP_WORD_SWAP 202e64987a8SAnatolij Gustschin #define CONFIG_VGA_AS_SINGLE_DEVICE 2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CONSOLE_IS_IN_ENV 204e64987a8SAnatolij Gustschin #define CONFIG_VIDEO_SW_CURSOR 205e64987a8SAnatolij Gustschin #define CONFIG_SPLASH_SCREEN 206e64987a8SAnatolij Gustschin #define CONFIG_VIDEO_BMP_GZIP 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */ 208e64987a8SAnatolij Gustschin 209c28d3bbeSWolfgang Grandegger /* SDRAM Clock frequency, 100MHz (0x0000) or 133MHz (0x10000) */ 210c28d3bbeSWolfgang Grandegger #define CONFIG_SYS_MB862xx_CCF 0x10000 211c28d3bbeSWolfgang Grandegger /* SDRAM parameter */ 212c28d3bbeSWolfgang Grandegger #define CONFIG_SYS_MB862xx_MMR 0x4157BA63 213c28d3bbeSWolfgang Grandegger 2145d108ac8SSergei Poselenov /* Serial Port */ 2155d108ac8SSergei Poselenov 2165d108ac8SSergei Poselenov #define CONFIG_CONS_INDEX 1 2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 2215d108ac8SSergei Poselenov 2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 2245d108ac8SSergei Poselenov 2255d108ac8SSergei Poselenov #define CONFIG_BAUDRATE 115200 2265d108ac8SSergei Poselenov 2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 2285d108ac8SSergei Poselenov {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 2295d108ac8SSergei Poselenov 2305d108ac8SSergei Poselenov #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 2315be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */ 2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */ 2335d108ac8SSergei Poselenov 2345d108ac8SSergei Poselenov 2355d108ac8SSergei Poselenov /* 2365d108ac8SSergei Poselenov * I2C 2375d108ac8SSergei Poselenov */ 238*00f792e0SHeiko Schocher #define CONFIG_SYS_I2C 239*00f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 240*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 102124 241*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 242*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 243*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 102124 244*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 245*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 2463e79b588SDetlev Zundel 2475d108ac8SSergei Poselenov /* I2C RTC */ 248e18575d5SSergei Poselenov #define CONFIG_RTC_RX8025 /* Use Epson rx8025 rtc via i2c */ 2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x32 /* at address 0x32 */ 2505d108ac8SSergei Poselenov 251e64987a8SAnatolij Gustschin /* I2C W83782G HW-Monitoring IC */ 2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_W83782G_ADDR 0x28 /* W83782G address */ 253e64987a8SAnatolij Gustschin 2542f7468aeSSergei Poselenov /* I2C temp sensor */ 2552f7468aeSSergei Poselenov /* Socrates uses Maxim's DS75, which is compatible with LM75 */ 2562f7468aeSSergei Poselenov #define CONFIG_DTT_LM75 1 2572f7468aeSSergei Poselenov #define CONFIG_DTT_SENSORS {4} /* Sensor addresses */ 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DTT_MAX_TEMP 125 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DTT_LOW_TEMP -55 2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DTT_HYSTERESIS 3 2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 2622f7468aeSSergei Poselenov 2635d108ac8SSergei Poselenov /* 2645d108ac8SSergei Poselenov * General PCI 2655d108ac8SSergei Poselenov * Memory space is mapped 1-1. 2665d108ac8SSergei Poselenov */ 2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */ 2685d108ac8SSergei Poselenov 2695e1882dfSSergei Poselenov /* PCI is clocked by the external source at 33 MHz */ 2705e1882dfSSergei Poselenov #define CONFIG_PCI_CLK_FREQ 33000000 2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0xE2000000 2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE 2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */ 2775d108ac8SSergei Poselenov 2785d108ac8SSergei Poselenov #if defined(CONFIG_PCI) 2795d108ac8SSergei Poselenov #define CONFIG_PCI_PNP /* do pci plug-and-play */ 280d39e6851SSergei Poselenov #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 2815d108ac8SSergei Poselenov #endif /* CONFIG_PCI */ 2825d108ac8SSergei Poselenov 2835d108ac8SSergei Poselenov 2845d108ac8SSergei Poselenov #define CONFIG_MII 1 /* MII PHY management */ 2855d108ac8SSergei Poselenov #define CONFIG_TSEC1 1 2865d108ac8SSergei Poselenov #define CONFIG_TSEC1_NAME "TSEC0" 2872f845dc2SSergei Poselenov #define CONFIG_TSEC3 1 2882f845dc2SSergei Poselenov #define CONFIG_TSEC3_NAME "TSEC1" 2895d108ac8SSergei Poselenov #undef CONFIG_MPC85XX_FEC 2905d108ac8SSergei Poselenov 2915d108ac8SSergei Poselenov #define TSEC1_PHY_ADDR 0 2922f845dc2SSergei Poselenov #define TSEC3_PHY_ADDR 1 2935d108ac8SSergei Poselenov 2945d108ac8SSergei Poselenov #define TSEC1_PHYIDX 0 2952f845dc2SSergei Poselenov #define TSEC3_PHYIDX 0 2965d108ac8SSergei Poselenov #define TSEC1_FLAGS TSEC_GIGABIT 2972f845dc2SSergei Poselenov #define TSEC3_FLAGS TSEC_GIGABIT 2985d108ac8SSergei Poselenov 2992f845dc2SSergei Poselenov /* Options are: TSEC[0,1] */ 3005d108ac8SSergei Poselenov #define CONFIG_ETHPRIME "TSEC0" 3015d108ac8SSergei Poselenov #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ 3025d108ac8SSergei Poselenov 303e18575d5SSergei Poselenov #define CONFIG_HAS_ETH0 304e18575d5SSergei Poselenov #define CONFIG_HAS_ETH1 305e18575d5SSergei Poselenov 3065d108ac8SSergei Poselenov /* 3075d108ac8SSergei Poselenov * Environment 3085d108ac8SSergei Poselenov */ 3095a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 3100e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 3120e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x4000 3130e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE) 3140e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 3155d108ac8SSergei Poselenov 3165d108ac8SSergei Poselenov #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 3185d108ac8SSergei Poselenov 3195d108ac8SSergei Poselenov #define CONFIG_TIMESTAMP /* Print image info with ts */ 3205d108ac8SSergei Poselenov 3215d108ac8SSergei Poselenov 3225d108ac8SSergei Poselenov /* 3235d108ac8SSergei Poselenov * BOOTP options 3245d108ac8SSergei Poselenov */ 3255d108ac8SSergei Poselenov #define CONFIG_BOOTP_BOOTFILESIZE 3265d108ac8SSergei Poselenov #define CONFIG_BOOTP_BOOTPATH 3275d108ac8SSergei Poselenov #define CONFIG_BOOTP_GATEWAY 3285d108ac8SSergei Poselenov #define CONFIG_BOOTP_HOSTNAME 3295d108ac8SSergei Poselenov 3305d108ac8SSergei Poselenov 3315d108ac8SSergei Poselenov /* 3325d108ac8SSergei Poselenov * Command line configuration. 3335d108ac8SSergei Poselenov */ 3345d108ac8SSergei Poselenov #include <config_cmd_default.h> 3355d108ac8SSergei Poselenov 33647106ce1SDetlev Zundel #define CONFIG_CMD_BMP 3375d108ac8SSergei Poselenov #define CONFIG_CMD_DATE 3385d108ac8SSergei Poselenov #define CONFIG_CMD_DHCP 3392f7468aeSSergei Poselenov #define CONFIG_CMD_DTT 3405d108ac8SSergei Poselenov #undef CONFIG_CMD_EEPROM 34147106ce1SDetlev Zundel #define CONFIG_CMD_EXT2 /* EXT2 Support */ 3425d108ac8SSergei Poselenov #define CONFIG_CMD_I2C 3433e79b588SDetlev Zundel #define CONFIG_CMD_SDRAM 3445d108ac8SSergei Poselenov #define CONFIG_CMD_MII 34547106ce1SDetlev Zundel #undef CONFIG_CMD_NFS 3465d108ac8SSergei Poselenov #define CONFIG_CMD_PING 3475d108ac8SSergei Poselenov #define CONFIG_CMD_SNTP 348791e1dbaSSergei Poselenov #define CONFIG_CMD_USB 349199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 3505d108ac8SSergei Poselenov 3515d108ac8SSergei Poselenov #if defined(CONFIG_PCI) 3525d108ac8SSergei Poselenov #define CONFIG_CMD_PCI 3535d108ac8SSergei Poselenov #endif 3545d108ac8SSergei Poselenov 3555d108ac8SSergei Poselenov #undef CONFIG_WATCHDOG /* watchdog disabled */ 3565d108ac8SSergei Poselenov 3575d108ac8SSergei Poselenov /* 3585d108ac8SSergei Poselenov * Miscellaneous configurable options 3595d108ac8SSergei Poselenov */ 3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 3635d108ac8SSergei Poselenov 3645d108ac8SSergei Poselenov #if defined(CONFIG_CMD_KGDB) 3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 3665d108ac8SSergei Poselenov #else 3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 3685d108ac8SSergei Poselenov #endif 3695d108ac8SSergei Poselenov 3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buf Size */ 3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 3745d108ac8SSergei Poselenov 3755d108ac8SSergei Poselenov /* 3765d108ac8SSergei Poselenov * For booting Linux, the board info and command line data 3775d108ac8SSergei Poselenov * have to be in the first 8 MB of memory, since this is 3785d108ac8SSergei Poselenov * the maximum mapped by the Linux kernel during initialization. 3795d108ac8SSergei Poselenov */ 3806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ 3815d108ac8SSergei Poselenov 3825d108ac8SSergei Poselenov #if defined(CONFIG_CMD_KGDB) 3835d108ac8SSergei Poselenov #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port*/ 3845d108ac8SSergei Poselenov #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 3855d108ac8SSergei Poselenov #endif 3865d108ac8SSergei Poselenov 3875d108ac8SSergei Poselenov 3885d108ac8SSergei Poselenov #define CONFIG_LOADADDR 200000 /* default addr for tftp & bootm*/ 3895d108ac8SSergei Poselenov 3903e79b588SDetlev Zundel #define CONFIG_BOOTDELAY 1 /* -1 disables auto-boot */ 3915d108ac8SSergei Poselenov 3925d108ac8SSergei Poselenov #define CONFIG_PREBOOT "echo;" \ 3933e79b588SDetlev Zundel "echo Welcome on the ABB Socrates Board;" \ 3945d108ac8SSergei Poselenov "echo" 3955d108ac8SSergei Poselenov 3965d108ac8SSergei Poselenov #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 3975d108ac8SSergei Poselenov 3985d108ac8SSergei Poselenov #define CONFIG_EXTRA_ENV_SETTINGS \ 3995d108ac8SSergei Poselenov "netdev=eth0\0" \ 4005d108ac8SSergei Poselenov "consdev=ttyS0\0" \ 4013e79b588SDetlev Zundel "uboot_file=/home/tftp/syscon3/u-boot.bin\0" \ 4023e79b588SDetlev Zundel "bootfile=/home/tftp/syscon3/uImage\0" \ 4033e79b588SDetlev Zundel "fdt_file=/home/tftp/syscon3/socrates.dtb\0" \ 4043e79b588SDetlev Zundel "initrd_file=/home/tftp/syscon3/uinitrd.gz\0" \ 4053e79b588SDetlev Zundel "uboot_addr=FFFA0000\0" \ 4063e79b588SDetlev Zundel "kernel_addr=FE000000\0" \ 4073e79b588SDetlev Zundel "fdt_addr=FE1E0000\0" \ 4083e79b588SDetlev Zundel "ramdisk_addr=FE200000\0" \ 4093e79b588SDetlev Zundel "fdt_addr_r=B00000\0" \ 4103e79b588SDetlev Zundel "kernel_addr_r=200000\0" \ 4113e79b588SDetlev Zundel "ramdisk_addr_r=400000\0" \ 4123e79b588SDetlev Zundel "rootpath=/opt/eldk/ppc_85xxDP\0" \ 4133e79b588SDetlev Zundel "ramargs=setenv bootargs root=/dev/ram rw\0" \ 4145d108ac8SSergei Poselenov "nfsargs=setenv bootargs root=/dev/nfs rw " \ 4155d108ac8SSergei Poselenov "nfsroot=$serverip:$rootpath\0" \ 4163e79b588SDetlev Zundel "addcons=setenv bootargs $bootargs " \ 4173e79b588SDetlev Zundel "console=$consdev,$baudrate\0" \ 4185d108ac8SSergei Poselenov "addip=setenv bootargs $bootargs " \ 4195d108ac8SSergei Poselenov "ip=$ipaddr:$serverip:$gatewayip:$netmask" \ 4205d108ac8SSergei Poselenov ":$hostname:$netdev:off panic=1\0" \ 4213e79b588SDetlev Zundel "boot_nor=run ramargs addcons;" \ 422e18575d5SSergei Poselenov "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ 423e18575d5SSergei Poselenov "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \ 424e18575d5SSergei Poselenov "tftp ${fdt_addr_r} ${fdt_file}; " \ 425e18575d5SSergei Poselenov "run nfsargs addip addcons;" \ 426e18575d5SSergei Poselenov "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \ 4273e79b588SDetlev Zundel "update_uboot=tftp 100000 ${uboot_file};" \ 4283e79b588SDetlev Zundel "protect off fffa0000 ffffffff;" \ 4293e79b588SDetlev Zundel "era fffa0000 ffffffff;" \ 4303e79b588SDetlev Zundel "cp.b 100000 fffa0000 ${filesize};" \ 4315d108ac8SSergei Poselenov "setenv filesize;saveenv\0" \ 4323e79b588SDetlev Zundel "update_kernel=tftp 100000 ${bootfile};" \ 4333e79b588SDetlev Zundel "era fe000000 fe1dffff;" \ 4343e79b588SDetlev Zundel "cp.b 100000 fe000000 ${filesize};" \ 4353e79b588SDetlev Zundel "setenv filesize;saveenv\0" \ 4363e79b588SDetlev Zundel "update_fdt=tftp 100000 ${fdt_file};" \ 4373e79b588SDetlev Zundel "era fe1e0000 fe1fffff;" \ 4383e79b588SDetlev Zundel "cp.b 100000 fe1e0000 ${filesize};" \ 4393e79b588SDetlev Zundel "setenv filesize;saveenv\0" \ 4403e79b588SDetlev Zundel "update_initrd=tftp 100000 ${initrd_file};" \ 4413e79b588SDetlev Zundel "era fe200000 fe9fffff;" \ 4423e79b588SDetlev Zundel "cp.b 100000 fe200000 ${filesize};" \ 4433e79b588SDetlev Zundel "setenv filesize;saveenv\0" \ 4443e79b588SDetlev Zundel "clean_data=era fea00000 fff5ffff\0" \ 4453e79b588SDetlev Zundel "usbargs=setenv bootargs root=/dev/sda1 rw\0" \ 4463e79b588SDetlev Zundel "load_usb=usb start;" \ 4473e79b588SDetlev Zundel "ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0" \ 4483e79b588SDetlev Zundel "boot_usb=run load_usb usbargs addcons;" \ 4493e79b588SDetlev Zundel "bootm ${kernel_addr_r} - ${fdt_addr};" \ 4503e79b588SDetlev Zundel "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ 4515d108ac8SSergei Poselenov "" 4523e79b588SDetlev Zundel #define CONFIG_BOOTCOMMAND "run boot_nor" 4535d108ac8SSergei Poselenov 454e18575d5SSergei Poselenov /* pass open firmware flat tree */ 455e18575d5SSergei Poselenov #define CONFIG_OF_LIBFDT 1 456e18575d5SSergei Poselenov #define CONFIG_OF_BOARD_SETUP 1 457e18575d5SSergei Poselenov 458791e1dbaSSergei Poselenov /* USB support */ 459791e1dbaSSergei Poselenov #define CONFIG_USB_OHCI_NEW 1 460791e1dbaSSergei Poselenov #define CONFIG_PCI_OHCI 1 461791e1dbaSSergei Poselenov #define CONFIG_PCI_OHCI_DEVNO 3 /* Number in PCI list */ 462e90fb6afSYuri Tikhonov #define CONFIG_PCI_EHCI_DEVNO (CONFIG_PCI_OHCI_DEVNO / 2) 4636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 4646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" 4656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 466791e1dbaSSergei Poselenov #define CONFIG_DOS_PARTITION 1 467791e1dbaSSergei Poselenov #define CONFIG_USB_STORAGE 1 468791e1dbaSSergei Poselenov 4695d108ac8SSergei Poselenov #endif /* __CONFIG_H */ 470