15d108ac8SSergei Poselenov /* 25d108ac8SSergei Poselenov * (C) Copyright 2008 35d108ac8SSergei Poselenov * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com. 45d108ac8SSergei Poselenov * 55d108ac8SSergei Poselenov * Wolfgang Denk <wd@denx.de> 65d108ac8SSergei Poselenov * Copyright 2004 Freescale Semiconductor. 75d108ac8SSergei Poselenov * (C) Copyright 2002,2003 Motorola,Inc. 85d108ac8SSergei Poselenov * Xianghua Xiao <X.Xiao@motorola.com> 95d108ac8SSergei Poselenov * 10*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 115d108ac8SSergei Poselenov */ 125d108ac8SSergei Poselenov 135d108ac8SSergei Poselenov /* 145d108ac8SSergei Poselenov * Socrates 155d108ac8SSergei Poselenov */ 165d108ac8SSergei Poselenov 175d108ac8SSergei Poselenov #ifndef __CONFIG_H 185d108ac8SSergei Poselenov #define __CONFIG_H 195d108ac8SSergei Poselenov 205d108ac8SSergei Poselenov /* High Level Configuration Options */ 215d108ac8SSergei Poselenov #define CONFIG_SOCRATES 1 225d108ac8SSergei Poselenov 232ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff80000 242ae18241SWolfgang Denk 25842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 265d108ac8SSergei Poselenov 275d108ac8SSergei Poselenov #define CONFIG_TSEC_ENET /* tsec ethernet support */ 285d108ac8SSergei Poselenov 295d108ac8SSergei Poselenov #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */ 303e79b588SDetlev Zundel #define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */ 315d108ac8SSergei Poselenov 325d108ac8SSergei Poselenov /* 335d108ac8SSergei Poselenov * Only possible on E500 Version 2 or newer cores. 345d108ac8SSergei Poselenov */ 355d108ac8SSergei Poselenov #define CONFIG_ENABLE_36BIT_PHYS 1 365d108ac8SSergei Poselenov 375d108ac8SSergei Poselenov /* 385d108ac8SSergei Poselenov * sysclk for MPC85xx 395d108ac8SSergei Poselenov * 405d108ac8SSergei Poselenov * Two valid values are: 415d108ac8SSergei Poselenov * 33000000 425d108ac8SSergei Poselenov * 66000000 435d108ac8SSergei Poselenov * 445d108ac8SSergei Poselenov * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz 455d108ac8SSergei Poselenov * is likely the desired value here, so that is now the default. 465d108ac8SSergei Poselenov * The board, however, can run at 66MHz. In any event, this value 475d108ac8SSergei Poselenov * must match the settings of some switches. Details can be found 485d108ac8SSergei Poselenov * in the README.mpc85xxads. 495d108ac8SSergei Poselenov */ 505d108ac8SSergei Poselenov 515d108ac8SSergei Poselenov #ifndef CONFIG_SYS_CLK_FREQ 525d108ac8SSergei Poselenov #define CONFIG_SYS_CLK_FREQ 66666666 535d108ac8SSergei Poselenov #endif 545d108ac8SSergei Poselenov 555d108ac8SSergei Poselenov /* 565d108ac8SSergei Poselenov * These can be toggled for performance analysis, otherwise use default. 575d108ac8SSergei Poselenov */ 585d108ac8SSergei Poselenov #define CONFIG_L2_CACHE /* toggle L2 cache */ 595d108ac8SSergei Poselenov #define CONFIG_BTB /* toggle branch predition */ 605d108ac8SSergei Poselenov 616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */ 625d108ac8SSergei Poselenov 636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00400000 656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00C00000 665d108ac8SSergei Poselenov 67e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xE0000000 68e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 695d108ac8SSergei Poselenov 70be0bd823SKumar Gala /* DDR Setup */ 71be0bd823SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE 72be0bd823SKumar Gala #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 73be0bd823SKumar Gala #define CONFIG_DDR_SPD 74be0bd823SKumar Gala 75be0bd823SKumar Gala #undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 76be0bd823SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 77be0bd823SKumar Gala 786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 80be0bd823SKumar Gala #define CONFIG_VERY_BIG_RAM 81be0bd823SKumar Gala 82be0bd823SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 83be0bd823SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL 2 84be0bd823SKumar Gala 85be0bd823SKumar Gala /* I2C addresses of SPD EEPROMs */ 86562788b0SAnatolij Gustschin #define SPD_EEPROM_ADDRESS 0x50 /* CTLR 0 DIMM 0 */ 875d108ac8SSergei Poselenov 885d108ac8SSergei Poselenov #define CONFIG_DDR_DEFAULT_CL 30 /* CAS latency 3 */ 895d108ac8SSergei Poselenov 905d108ac8SSergei Poselenov /* Hardcoded values, to use instead of SPD */ 916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f 926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00260802 946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x3935D322 956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x14904CC8 966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x00480432 976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x030C0100 986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONFIG_2 0x04400000 996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONFIG 0xC3008000 1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CONTROL 0x03800000 1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 /* in Megs */ 1025d108ac8SSergei Poselenov 1035d108ac8SSergei Poselenov /* 1045d108ac8SSergei Poselenov * Flash on the LocalBus 1055d108ac8SSergei Poselenov */ 1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */ 1075d108ac8SSergei Poselenov 1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH0 0xFE000000 1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH1 0xFC000000 1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 } 1115d108ac8SSergei Poselenov 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_FLASH_BASE CONFIG_SYS_FLASH1 /* Localbus flash start */ 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH */ 1145d108ac8SSergei Poselenov 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xfe001001 /* port size 16bit */ 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xfe000030 /* 32MB Flash */ 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0xfc001001 /* port size 16bit */ 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xfe000030 /* 32MB Flash */ 1195d108ac8SSergei Poselenov 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* flash is CFI compat. */ 12100b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver*/ 1225d108ac8SSergei Poselenov 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */ 1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 1285d108ac8SSergei Poselenov 12914d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 1305d108ac8SSergei Poselenov 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/ 1355d108ac8SSergei Poselenov 1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 138553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size used area in RAM*/ 1395d108ac8SSergei Poselenov 14025ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 1425d108ac8SSergei Poselenov 14347106ce1SDetlev Zundel #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384KiB for Mon */ 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (4 << 20) /* Reserve 4 MB for malloc */ 1453e79b588SDetlev Zundel 1463e79b588SDetlev Zundel /* FPGA and NAND */ 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FPGA_BASE 0xc0000000 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FPGA_SIZE 0x00100000 /* 1 MB */ 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HMI_BASE 0xc0010000 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0xc0001881 /* UPMA, 32-bit */ 1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfff00000 /* 1 MB */ 1523e79b588SDetlev Zundel 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_FPGA_BASE + 0x70) 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_NAND_DEVICE 1 1555d108ac8SSergei Poselenov 156e64987a8SAnatolij Gustschin /* LIME GDC */ 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LIME_BASE 0xc8000000 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LIME_SIZE 0x04000000 /* 64 MB */ 1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xc80018a1 /* UPMB, 32-bit */ 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfc000000 /* 64 MB */ 161e64987a8SAnatolij Gustschin 162e64987a8SAnatolij Gustschin #define CONFIG_VIDEO_MB862xx 1635d16ca87SAnatolij Gustschin #define CONFIG_VIDEO_MB862xx_ACCEL 164e64987a8SAnatolij Gustschin #define CONFIG_VIDEO_LOGO 165e64987a8SAnatolij Gustschin #define CONFIG_VIDEO_BMP_LOGO 166e64987a8SAnatolij Gustschin #define VIDEO_FB_16BPP_PIXEL_SWAP 167229b6dceSWolfgang Grandegger #define VIDEO_FB_16BPP_WORD_SWAP 168e64987a8SAnatolij Gustschin #define CONFIG_SPLASH_SCREEN 169e64987a8SAnatolij Gustschin #define CONFIG_VIDEO_BMP_GZIP 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */ 171e64987a8SAnatolij Gustschin 172c28d3bbeSWolfgang Grandegger /* SDRAM Clock frequency, 100MHz (0x0000) or 133MHz (0x10000) */ 173c28d3bbeSWolfgang Grandegger #define CONFIG_SYS_MB862xx_CCF 0x10000 174c28d3bbeSWolfgang Grandegger /* SDRAM parameter */ 175c28d3bbeSWolfgang Grandegger #define CONFIG_SYS_MB862xx_MMR 0x4157BA63 176c28d3bbeSWolfgang Grandegger 1775d108ac8SSergei Poselenov /* Serial Port */ 1785d108ac8SSergei Poselenov 1795d108ac8SSergei Poselenov #define CONFIG_CONS_INDEX 1 1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 1835d108ac8SSergei Poselenov 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 1865d108ac8SSergei Poselenov 1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 1885d108ac8SSergei Poselenov {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 1895d108ac8SSergei Poselenov 1905d108ac8SSergei Poselenov #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 1915be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */ 1925d108ac8SSergei Poselenov 1935d108ac8SSergei Poselenov /* 1945d108ac8SSergei Poselenov * I2C 1955d108ac8SSergei Poselenov */ 19600f792e0SHeiko Schocher #define CONFIG_SYS_I2C 19700f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 19800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 102124 19900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 20000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 20100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 102124 20200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 20300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 2043e79b588SDetlev Zundel 2055d108ac8SSergei Poselenov /* I2C RTC */ 206e18575d5SSergei Poselenov #define CONFIG_RTC_RX8025 /* Use Epson rx8025 rtc via i2c */ 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x32 /* at address 0x32 */ 2085d108ac8SSergei Poselenov 209e64987a8SAnatolij Gustschin /* I2C W83782G HW-Monitoring IC */ 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_W83782G_ADDR 0x28 /* W83782G address */ 211e64987a8SAnatolij Gustschin 2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 2132f7468aeSSergei Poselenov 2145d108ac8SSergei Poselenov /* 2155d108ac8SSergei Poselenov * General PCI 2165d108ac8SSergei Poselenov * Memory space is mapped 1-1. 2175d108ac8SSergei Poselenov */ 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */ 2195d108ac8SSergei Poselenov 2205e1882dfSSergei Poselenov /* PCI is clocked by the external source at 33 MHz */ 2215e1882dfSSergei Poselenov #define CONFIG_PCI_CLK_FREQ 33000000 2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0xE2000000 2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE 2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */ 2285d108ac8SSergei Poselenov 2295d108ac8SSergei Poselenov #if defined(CONFIG_PCI) 230d39e6851SSergei Poselenov #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 2315d108ac8SSergei Poselenov #endif /* CONFIG_PCI */ 2325d108ac8SSergei Poselenov 2335d108ac8SSergei Poselenov #define CONFIG_MII 1 /* MII PHY management */ 2345d108ac8SSergei Poselenov #define CONFIG_TSEC1 1 2355d108ac8SSergei Poselenov #define CONFIG_TSEC1_NAME "TSEC0" 2362f845dc2SSergei Poselenov #define CONFIG_TSEC3 1 2372f845dc2SSergei Poselenov #define CONFIG_TSEC3_NAME "TSEC1" 2385d108ac8SSergei Poselenov #undef CONFIG_MPC85XX_FEC 2395d108ac8SSergei Poselenov 2405d108ac8SSergei Poselenov #define TSEC1_PHY_ADDR 0 2412f845dc2SSergei Poselenov #define TSEC3_PHY_ADDR 1 2425d108ac8SSergei Poselenov 2435d108ac8SSergei Poselenov #define TSEC1_PHYIDX 0 2442f845dc2SSergei Poselenov #define TSEC3_PHYIDX 0 2455d108ac8SSergei Poselenov #define TSEC1_FLAGS TSEC_GIGABIT 2462f845dc2SSergei Poselenov #define TSEC3_FLAGS TSEC_GIGABIT 2475d108ac8SSergei Poselenov 2482f845dc2SSergei Poselenov /* Options are: TSEC[0,1] */ 2495d108ac8SSergei Poselenov #define CONFIG_ETHPRIME "TSEC0" 2505d108ac8SSergei Poselenov 251e18575d5SSergei Poselenov #define CONFIG_HAS_ETH0 252e18575d5SSergei Poselenov #define CONFIG_HAS_ETH1 253e18575d5SSergei Poselenov 2545d108ac8SSergei Poselenov /* 2555d108ac8SSergei Poselenov * Environment 2565d108ac8SSergei Poselenov */ 2570e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 2590e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x4000 2600e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE) 2610e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 2625d108ac8SSergei Poselenov 2635d108ac8SSergei Poselenov #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 2655d108ac8SSergei Poselenov 2665d108ac8SSergei Poselenov #define CONFIG_TIMESTAMP /* Print image info with ts */ 2675d108ac8SSergei Poselenov 2685d108ac8SSergei Poselenov /* 2695d108ac8SSergei Poselenov * BOOTP options 2705d108ac8SSergei Poselenov */ 2715d108ac8SSergei Poselenov #define CONFIG_BOOTP_BOOTFILESIZE 2725d108ac8SSergei Poselenov #define CONFIG_BOOTP_BOOTPATH 2735d108ac8SSergei Poselenov #define CONFIG_BOOTP_GATEWAY 2745d108ac8SSergei Poselenov #define CONFIG_BOOTP_HOSTNAME 2755d108ac8SSergei Poselenov 2765d108ac8SSergei Poselenov #undef CONFIG_WATCHDOG /* watchdog disabled */ 2775d108ac8SSergei Poselenov 2785d108ac8SSergei Poselenov /* 2795d108ac8SSergei Poselenov * Miscellaneous configurable options 2805d108ac8SSergei Poselenov */ 2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 2826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 2835d108ac8SSergei Poselenov 2845d108ac8SSergei Poselenov /* 2855d108ac8SSergei Poselenov * For booting Linux, the board info and command line data 2865d108ac8SSergei Poselenov * have to be in the first 8 MB of memory, since this is 2875d108ac8SSergei Poselenov * the maximum mapped by the Linux kernel during initialization. 2885d108ac8SSergei Poselenov */ 2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ 2905d108ac8SSergei Poselenov 2915d108ac8SSergei Poselenov #if defined(CONFIG_CMD_KGDB) 2925d108ac8SSergei Poselenov #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port*/ 2935d108ac8SSergei Poselenov #endif 2945d108ac8SSergei Poselenov 2955d108ac8SSergei Poselenov #define CONFIG_LOADADDR 200000 /* default addr for tftp & bootm*/ 2965d108ac8SSergei Poselenov 2975d108ac8SSergei Poselenov 2985d108ac8SSergei Poselenov #define CONFIG_PREBOOT "echo;" \ 2993e79b588SDetlev Zundel "echo Welcome on the ABB Socrates Board;" \ 3005d108ac8SSergei Poselenov "echo" 3015d108ac8SSergei Poselenov 3025d108ac8SSergei Poselenov #define CONFIG_EXTRA_ENV_SETTINGS \ 3035d108ac8SSergei Poselenov "netdev=eth0\0" \ 3045d108ac8SSergei Poselenov "consdev=ttyS0\0" \ 3053e79b588SDetlev Zundel "uboot_file=/home/tftp/syscon3/u-boot.bin\0" \ 3063e79b588SDetlev Zundel "bootfile=/home/tftp/syscon3/uImage\0" \ 3073e79b588SDetlev Zundel "fdt_file=/home/tftp/syscon3/socrates.dtb\0" \ 3083e79b588SDetlev Zundel "initrd_file=/home/tftp/syscon3/uinitrd.gz\0" \ 3093e79b588SDetlev Zundel "uboot_addr=FFFA0000\0" \ 3103e79b588SDetlev Zundel "kernel_addr=FE000000\0" \ 3113e79b588SDetlev Zundel "fdt_addr=FE1E0000\0" \ 3123e79b588SDetlev Zundel "ramdisk_addr=FE200000\0" \ 3133e79b588SDetlev Zundel "fdt_addr_r=B00000\0" \ 3143e79b588SDetlev Zundel "kernel_addr_r=200000\0" \ 3153e79b588SDetlev Zundel "ramdisk_addr_r=400000\0" \ 3163e79b588SDetlev Zundel "rootpath=/opt/eldk/ppc_85xxDP\0" \ 3173e79b588SDetlev Zundel "ramargs=setenv bootargs root=/dev/ram rw\0" \ 3185d108ac8SSergei Poselenov "nfsargs=setenv bootargs root=/dev/nfs rw " \ 3195d108ac8SSergei Poselenov "nfsroot=$serverip:$rootpath\0" \ 3203e79b588SDetlev Zundel "addcons=setenv bootargs $bootargs " \ 3213e79b588SDetlev Zundel "console=$consdev,$baudrate\0" \ 3225d108ac8SSergei Poselenov "addip=setenv bootargs $bootargs " \ 3235d108ac8SSergei Poselenov "ip=$ipaddr:$serverip:$gatewayip:$netmask" \ 3245d108ac8SSergei Poselenov ":$hostname:$netdev:off panic=1\0" \ 3253e79b588SDetlev Zundel "boot_nor=run ramargs addcons;" \ 326e18575d5SSergei Poselenov "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ 327e18575d5SSergei Poselenov "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \ 328e18575d5SSergei Poselenov "tftp ${fdt_addr_r} ${fdt_file}; " \ 329e18575d5SSergei Poselenov "run nfsargs addip addcons;" \ 330e18575d5SSergei Poselenov "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \ 3313e79b588SDetlev Zundel "update_uboot=tftp 100000 ${uboot_file};" \ 3323e79b588SDetlev Zundel "protect off fffa0000 ffffffff;" \ 3333e79b588SDetlev Zundel "era fffa0000 ffffffff;" \ 3343e79b588SDetlev Zundel "cp.b 100000 fffa0000 ${filesize};" \ 3355d108ac8SSergei Poselenov "setenv filesize;saveenv\0" \ 3363e79b588SDetlev Zundel "update_kernel=tftp 100000 ${bootfile};" \ 3373e79b588SDetlev Zundel "era fe000000 fe1dffff;" \ 3383e79b588SDetlev Zundel "cp.b 100000 fe000000 ${filesize};" \ 3393e79b588SDetlev Zundel "setenv filesize;saveenv\0" \ 3403e79b588SDetlev Zundel "update_fdt=tftp 100000 ${fdt_file};" \ 3413e79b588SDetlev Zundel "era fe1e0000 fe1fffff;" \ 3423e79b588SDetlev Zundel "cp.b 100000 fe1e0000 ${filesize};" \ 3433e79b588SDetlev Zundel "setenv filesize;saveenv\0" \ 3443e79b588SDetlev Zundel "update_initrd=tftp 100000 ${initrd_file};" \ 3453e79b588SDetlev Zundel "era fe200000 fe9fffff;" \ 3463e79b588SDetlev Zundel "cp.b 100000 fe200000 ${filesize};" \ 3473e79b588SDetlev Zundel "setenv filesize;saveenv\0" \ 3483e79b588SDetlev Zundel "clean_data=era fea00000 fff5ffff\0" \ 3493e79b588SDetlev Zundel "usbargs=setenv bootargs root=/dev/sda1 rw\0" \ 3503e79b588SDetlev Zundel "load_usb=usb start;" \ 3513e79b588SDetlev Zundel "ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0" \ 3523e79b588SDetlev Zundel "boot_usb=run load_usb usbargs addcons;" \ 3533e79b588SDetlev Zundel "bootm ${kernel_addr_r} - ${fdt_addr};" \ 3543e79b588SDetlev Zundel "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ 3555d108ac8SSergei Poselenov "" 3563e79b588SDetlev Zundel #define CONFIG_BOOTCOMMAND "run boot_nor" 3575d108ac8SSergei Poselenov 358e18575d5SSergei Poselenov /* pass open firmware flat tree */ 359e18575d5SSergei Poselenov 360791e1dbaSSergei Poselenov /* USB support */ 361791e1dbaSSergei Poselenov #define CONFIG_USB_OHCI_NEW 1 362791e1dbaSSergei Poselenov #define CONFIG_PCI_OHCI 1 363791e1dbaSSergei Poselenov #define CONFIG_PCI_OHCI_DEVNO 3 /* Number in PCI list */ 364e90fb6afSYuri Tikhonov #define CONFIG_PCI_EHCI_DEVNO (CONFIG_PCI_OHCI_DEVNO / 2) 3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" 3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 368791e1dbaSSergei Poselenov 3695d108ac8SSergei Poselenov #endif /* __CONFIG_H */ 370