15095ee08SPavel Machek /* 25095ee08SPavel Machek * Copyright (C) 2012 Altera Corporation <www.altera.com> 35095ee08SPavel Machek * 45095ee08SPavel Machek * SPDX-License-Identifier: GPL-2.0+ 55095ee08SPavel Machek */ 648275c96SDinh Nguyen #ifndef __CONFIG_SOCFPGA_COMMON_H__ 748275c96SDinh Nguyen #define __CONFIG_SOCFPGA_COMMON_H__ 85095ee08SPavel Machek 95095ee08SPavel Machek 105095ee08SPavel Machek /* Virtual target or real hardware */ 115095ee08SPavel Machek #undef CONFIG_SOCFPGA_VIRTUAL_TARGET 125095ee08SPavel Machek 135095ee08SPavel Machek #define CONFIG_SYS_THUMB_BUILD 145095ee08SPavel Machek 155095ee08SPavel Machek /* 165095ee08SPavel Machek * High level configuration 175095ee08SPavel Machek */ 185095ee08SPavel Machek #define CONFIG_DISPLAY_CPUINFO 197287d5f0SMarek Vasut #define CONFIG_DISPLAY_BOARDINFO_LATE 209ec7414eSMarek Vasut #define CONFIG_ARCH_MISC_INIT 21fc520894SMarek Vasut #define CONFIG_ARCH_EARLY_INIT_R 225095ee08SPavel Machek #define CONFIG_SYS_NO_FLASH 235095ee08SPavel Machek #define CONFIG_CLOCKS 245095ee08SPavel Machek 25251faa20SMarek Vasut #define CONFIG_CRC32_VERIFY 26251faa20SMarek Vasut 275095ee08SPavel Machek #define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024) 285095ee08SPavel Machek 295095ee08SPavel Machek #define CONFIG_TIMESTAMP /* Print image info with timestamp */ 305095ee08SPavel Machek 31dc0a1a08SMarek Vasut /* add target to build it automatically upon "make" */ 32dc0a1a08SMarek Vasut #define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp" 33dc0a1a08SMarek Vasut 345095ee08SPavel Machek /* 355095ee08SPavel Machek * Memory configurations 365095ee08SPavel Machek */ 375095ee08SPavel Machek #define CONFIG_NR_DRAM_BANKS 1 385095ee08SPavel Machek #define PHYS_SDRAM_1 0x0 390223a95cSMarek Vasut #define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024) 405095ee08SPavel Machek #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1 415095ee08SPavel Machek #define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE 425095ee08SPavel Machek 435095ee08SPavel Machek #define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000 447599b53dSMarek Vasut #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 457599b53dSMarek Vasut #define CONFIG_SYS_INIT_SP_OFFSET \ 467599b53dSMarek Vasut (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 475095ee08SPavel Machek #define CONFIG_SYS_INIT_SP_ADDR \ 487599b53dSMarek Vasut (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 495095ee08SPavel Machek 505095ee08SPavel Machek #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 515095ee08SPavel Machek #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET 525095ee08SPavel Machek #define CONFIG_SYS_TEXT_BASE 0x08000040 535095ee08SPavel Machek #else 545095ee08SPavel Machek #define CONFIG_SYS_TEXT_BASE 0x01000040 555095ee08SPavel Machek #endif 565095ee08SPavel Machek 575095ee08SPavel Machek /* 585095ee08SPavel Machek * U-Boot general configurations 595095ee08SPavel Machek */ 605095ee08SPavel Machek #define CONFIG_SYS_LONGHELP 615095ee08SPavel Machek #define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */ 625095ee08SPavel Machek #define CONFIG_SYS_PBSIZE \ 635095ee08SPavel Machek (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 645095ee08SPavel Machek /* Print buffer size */ 655095ee08SPavel Machek #define CONFIG_SYS_MAXARGS 32 /* Max number of command args */ 665095ee08SPavel Machek #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 675095ee08SPavel Machek /* Boot argument buffer size */ 685095ee08SPavel Machek #define CONFIG_VERSION_VARIABLE /* U-BOOT version */ 695095ee08SPavel Machek #define CONFIG_AUTO_COMPLETE /* Command auto complete */ 705095ee08SPavel Machek #define CONFIG_CMDLINE_EDITING /* Command history etc */ 715095ee08SPavel Machek #define CONFIG_SYS_HUSH_PARSER 725095ee08SPavel Machek 73ea082346SMarek Vasut #ifndef CONFIG_SYS_HOSTNAME 74ea082346SMarek Vasut #define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD 75ea082346SMarek Vasut #endif 76ea082346SMarek Vasut 775095ee08SPavel Machek /* 785095ee08SPavel Machek * Cache 795095ee08SPavel Machek */ 805095ee08SPavel Machek #define CONFIG_SYS_CACHELINE_SIZE 32 815095ee08SPavel Machek #define CONFIG_SYS_L2_PL310 825095ee08SPavel Machek #define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS 835095ee08SPavel Machek 845095ee08SPavel Machek /* 85cdd4e6ccSDinh Nguyen * SDRAM controller 86cdd4e6ccSDinh Nguyen */ 87cdd4e6ccSDinh Nguyen #define CONFIG_ALTERA_SDRAM 88cdd4e6ccSDinh Nguyen 89cdd4e6ccSDinh Nguyen /* 908a78ca9eSMarek Vasut * EPCS/EPCQx1 Serial Flash Controller 918a78ca9eSMarek Vasut */ 928a78ca9eSMarek Vasut #ifdef CONFIG_ALTERA_SPI 938a78ca9eSMarek Vasut #define CONFIG_CMD_SPI 948a78ca9eSMarek Vasut #define CONFIG_CMD_SF 958a78ca9eSMarek Vasut #define CONFIG_SF_DEFAULT_SPEED 30000000 968a78ca9eSMarek Vasut #define CONFIG_SPI_FLASH_BAR 978a78ca9eSMarek Vasut /* 988a78ca9eSMarek Vasut * The base address is configurable in QSys, each board must specify the 998a78ca9eSMarek Vasut * base address based on it's particular FPGA configuration. Please note 1008a78ca9eSMarek Vasut * that the address here is incremented by 0x400 from the Base address 1018a78ca9eSMarek Vasut * selected in QSys, since the SPI registers are at offset +0x400. 1028a78ca9eSMarek Vasut * #define CONFIG_SYS_SPI_BASE 0xff240400 1038a78ca9eSMarek Vasut */ 1048a78ca9eSMarek Vasut #endif 1058a78ca9eSMarek Vasut 1068a78ca9eSMarek Vasut /* 1075095ee08SPavel Machek * Ethernet on SoC (EMAC) 1085095ee08SPavel Machek */ 1095095ee08SPavel Machek #if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET) 1105095ee08SPavel Machek #define CONFIG_DW_ALTDESCRIPTOR 1115095ee08SPavel Machek #define CONFIG_MII 1125095ee08SPavel Machek #define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ) 1135095ee08SPavel Machek #define CONFIG_PHY_GIGE 1145095ee08SPavel Machek #endif 1155095ee08SPavel Machek 1165095ee08SPavel Machek /* 1175095ee08SPavel Machek * FPGA Driver 1185095ee08SPavel Machek */ 1195095ee08SPavel Machek #ifdef CONFIG_CMD_FPGA 1205095ee08SPavel Machek #define CONFIG_FPGA 1215095ee08SPavel Machek #define CONFIG_FPGA_ALTERA 1225095ee08SPavel Machek #define CONFIG_FPGA_SOCFPGA 1235095ee08SPavel Machek #define CONFIG_FPGA_COUNT 1 1245095ee08SPavel Machek #endif 1255095ee08SPavel Machek 1265095ee08SPavel Machek /* 1275095ee08SPavel Machek * L4 OSC1 Timer 0 1285095ee08SPavel Machek */ 1295095ee08SPavel Machek /* This timer uses eosc1, whose clock frequency is fixed at any condition. */ 1305095ee08SPavel Machek #define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS 1315095ee08SPavel Machek #define CONFIG_SYS_TIMER_COUNTS_DOWN 1325095ee08SPavel Machek #define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4) 1335095ee08SPavel Machek #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET 1345095ee08SPavel Machek #define CONFIG_SYS_TIMER_RATE 2400000 1355095ee08SPavel Machek #else 1365095ee08SPavel Machek #define CONFIG_SYS_TIMER_RATE 25000000 1375095ee08SPavel Machek #endif 1385095ee08SPavel Machek 1395095ee08SPavel Machek /* 1405095ee08SPavel Machek * L4 Watchdog 1415095ee08SPavel Machek */ 1425095ee08SPavel Machek #ifdef CONFIG_HW_WATCHDOG 1435095ee08SPavel Machek #define CONFIG_DESIGNWARE_WATCHDOG 1445095ee08SPavel Machek #define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS 1455095ee08SPavel Machek #define CONFIG_DW_WDT_CLOCK_KHZ 25000 146d0e932deSStefan Roese #define CONFIG_HW_WATCHDOG_TIMEOUT_MS 30000 1475095ee08SPavel Machek #endif 1485095ee08SPavel Machek 1495095ee08SPavel Machek /* 1505095ee08SPavel Machek * MMC Driver 1515095ee08SPavel Machek */ 1525095ee08SPavel Machek #ifdef CONFIG_CMD_MMC 1535095ee08SPavel Machek #define CONFIG_MMC 1545095ee08SPavel Machek #define CONFIG_BOUNCE_BUFFER 1555095ee08SPavel Machek #define CONFIG_GENERIC_MMC 1565095ee08SPavel Machek #define CONFIG_DWMMC 1575095ee08SPavel Machek #define CONFIG_SOCFPGA_DWMMC 1585095ee08SPavel Machek #define CONFIG_SOCFPGA_DWMMC_FIFO_DEPTH 1024 1595095ee08SPavel Machek /* FIXME */ 1605095ee08SPavel Machek /* using smaller max blk cnt to avoid flooding the limited stack we have */ 1615095ee08SPavel Machek #define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */ 1625095ee08SPavel Machek #endif 1635095ee08SPavel Machek 1645095ee08SPavel Machek /* 165c339ea5bSMarek Vasut * NAND Support 166c339ea5bSMarek Vasut */ 167c339ea5bSMarek Vasut #ifdef CONFIG_NAND_DENALI 168c339ea5bSMarek Vasut #define CONFIG_SYS_MAX_NAND_DEVICE 1 169c339ea5bSMarek Vasut #define CONFIG_SYS_NAND_MAX_CHIPS 1 170c339ea5bSMarek Vasut #define CONFIG_SYS_NAND_ONFI_DETECTION 171c339ea5bSMarek Vasut #define CONFIG_NAND_DENALI_ECC_SIZE 512 172c339ea5bSMarek Vasut #define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS 173c339ea5bSMarek Vasut #define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS 174c339ea5bSMarek Vasut #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_DATA_BASE + 0x10) 175c339ea5bSMarek Vasut #endif 176c339ea5bSMarek Vasut 177c339ea5bSMarek Vasut /* 178ebcaf966SStefan Roese * I2C support 179ebcaf966SStefan Roese */ 180ebcaf966SStefan Roese #define CONFIG_SYS_I2C 181ebcaf966SStefan Roese #define CONFIG_SYS_I2C_DW 182ebcaf966SStefan Roese #define CONFIG_SYS_I2C_BUS_MAX 4 183ebcaf966SStefan Roese #define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS 184ebcaf966SStefan Roese #define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS 185ebcaf966SStefan Roese #define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS 186ebcaf966SStefan Roese #define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS 187ebcaf966SStefan Roese /* Using standard mode which the speed up to 100Kb/s */ 188ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SPEED 100000 189ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SPEED1 100000 190ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SPEED2 100000 191ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SPEED3 100000 192ebcaf966SStefan Roese /* Address of device when used as slave */ 193ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SLAVE 0x02 194ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SLAVE1 0x02 195ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SLAVE2 0x02 196ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SLAVE3 0x02 197ebcaf966SStefan Roese #ifndef __ASSEMBLY__ 198ebcaf966SStefan Roese /* Clock supplied to I2C controller in unit of MHz */ 199ebcaf966SStefan Roese unsigned int cm_get_l4_sp_clk_hz(void); 200ebcaf966SStefan Roese #define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000) 201ebcaf966SStefan Roese #endif 202ebcaf966SStefan Roese #define CONFIG_CMD_I2C 2037fb0f596SStefan Roese 2047fb0f596SStefan Roese /* 2057fb0f596SStefan Roese * QSPI support 2067fb0f596SStefan Roese */ 2077fb0f596SStefan Roese /* Enable multiple SPI NOR flash manufacturers */ 208cbc9544dSMarek Vasut #ifndef CONFIG_SPL_BUILD 2097fb0f596SStefan Roese #define CONFIG_SPI_FLASH_MTD 21055b4312bSMarek Vasut #define CONFIG_CMD_MTDPARTS 21155b4312bSMarek Vasut #define CONFIG_MTD_DEVICE 21255b4312bSMarek Vasut #define CONFIG_MTD_PARTITIONS 21355702fe2SChin Liang See #define MTDIDS_DEFAULT "nor0=ff705000.spi.0" 214cbc9544dSMarek Vasut #endif 2157fb0f596SStefan Roese /* QSPI reference clock */ 2167fb0f596SStefan Roese #ifndef __ASSEMBLY__ 2177fb0f596SStefan Roese unsigned int cm_get_qspi_controller_clk_hz(void); 2187fb0f596SStefan Roese #define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz() 2197fb0f596SStefan Roese #endif 2207fb0f596SStefan Roese #define CONFIG_CQSPI_DECODER 0 2217fb0f596SStefan Roese #define CONFIG_CMD_SF 222ab48b19aSMarek Vasut #define CONFIG_SPI_FLASH_BAR 223ebcaf966SStefan Roese 2240c745d00SMarek Vasut /* 2250c745d00SMarek Vasut * Designware SPI support 2260c745d00SMarek Vasut */ 227a6e73591SStefan Roese #define CONFIG_CMD_SPI 228a6e73591SStefan Roese 2295095ee08SPavel Machek /* 2305095ee08SPavel Machek * Serial Driver 2315095ee08SPavel Machek */ 2325095ee08SPavel Machek #define CONFIG_SYS_NS16550_SERIAL 2335095ee08SPavel Machek #define CONFIG_SYS_NS16550_REG_SIZE -4 2345095ee08SPavel Machek #define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS 2355095ee08SPavel Machek #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET 2365095ee08SPavel Machek #define CONFIG_SYS_NS16550_CLK 1000000 2375095ee08SPavel Machek #else 2385095ee08SPavel Machek #define CONFIG_SYS_NS16550_CLK 100000000 2395095ee08SPavel Machek #endif 2405095ee08SPavel Machek #define CONFIG_CONS_INDEX 1 2415095ee08SPavel Machek #define CONFIG_BAUDRATE 115200 2425095ee08SPavel Machek 2435095ee08SPavel Machek /* 24420cadbbeSMarek Vasut * USB 24520cadbbeSMarek Vasut */ 24620cadbbeSMarek Vasut #ifdef CONFIG_CMD_USB 24720cadbbeSMarek Vasut #define CONFIG_USB_DWC2 24820cadbbeSMarek Vasut #define CONFIG_USB_STORAGE 24920cadbbeSMarek Vasut #endif 25020cadbbeSMarek Vasut 25120cadbbeSMarek Vasut /* 2520223a95cSMarek Vasut * USB Gadget (DFU, UMS) 2530223a95cSMarek Vasut */ 2540223a95cSMarek Vasut #if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE) 2550223a95cSMarek Vasut #define CONFIG_USB_GADGET 256e30824f4SMarek Vasut #define CONFIG_USB_GADGET_DWC2_OTG 2570223a95cSMarek Vasut #define CONFIG_USB_GADGET_DUALSPEED 2580223a95cSMarek Vasut #define CONFIG_USB_GADGET_VBUS_DRAW 2 2590223a95cSMarek Vasut 2600223a95cSMarek Vasut /* USB Composite download gadget - g_dnl */ 26101acd6abSPaul Kocialkowski #define CONFIG_USB_GADGET_DOWNLOAD 26201acd6abSPaul Kocialkowski #define CONFIG_USB_FUNCTION_MASS_STORAGE 2630223a95cSMarek Vasut 26401acd6abSPaul Kocialkowski #define CONFIG_USB_FUNCTION_DFU 265eba522a0SMarek Vasut #ifdef CONFIG_DM_MMC 2660223a95cSMarek Vasut #define CONFIG_DFU_MMC 267eba522a0SMarek Vasut #endif 2680223a95cSMarek Vasut #define CONFIG_SYS_DFU_DATA_BUF_SIZE (32 * 1024 * 1024) 2690223a95cSMarek Vasut #define DFU_DEFAULT_POLL_TIMEOUT 300 2700223a95cSMarek Vasut 2710223a95cSMarek Vasut /* USB IDs */ 2720223a95cSMarek Vasut #define CONFIG_G_DNL_VENDOR_NUM 0x0525 /* NetChip */ 2730223a95cSMarek Vasut #define CONFIG_G_DNL_PRODUCT_NUM 0xA4A5 /* Linux-USB File-backed Storage Gadget */ 2740223a95cSMarek Vasut #define CONFIG_G_DNL_UMS_VENDOR_NUM CONFIG_G_DNL_VENDOR_NUM 2750223a95cSMarek Vasut #define CONFIG_G_DNL_UMS_PRODUCT_NUM CONFIG_G_DNL_PRODUCT_NUM 2760223a95cSMarek Vasut #ifndef CONFIG_G_DNL_MANUFACTURER 277a5cad677SMarek Vasut #define CONFIG_G_DNL_MANUFACTURER CONFIG_SYS_VENDOR 2780223a95cSMarek Vasut #endif 2790223a95cSMarek Vasut #endif 2800223a95cSMarek Vasut 2810223a95cSMarek Vasut /* 2825095ee08SPavel Machek * U-Boot environment 2835095ee08SPavel Machek */ 2845095ee08SPavel Machek #define CONFIG_SYS_CONSOLE_IS_IN_ENV 2855095ee08SPavel Machek #define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE 2865095ee08SPavel Machek #define CONFIG_SYS_CONSOLE_ENV_OVERWRITE 287*ead2fb29SStefan Roese #if !defined(CONFIG_ENV_SIZE) 2885095ee08SPavel Machek #define CONFIG_ENV_SIZE 4096 289*ead2fb29SStefan Roese #endif 2905095ee08SPavel Machek 29179cc48e7SChin Liang See /* Environment for SDMMC boot */ 29279cc48e7SChin Liang See #if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET) 29379cc48e7SChin Liang See #define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */ 29479cc48e7SChin Liang See #define CONFIG_ENV_OFFSET 512 /* just after the MBR */ 29579cc48e7SChin Liang See #endif 29679cc48e7SChin Liang See 297ec8b7528SChin Liang See /* Environment for QSPI boot */ 298ec8b7528SChin Liang See #if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET) 299ec8b7528SChin Liang See #define CONFIG_ENV_OFFSET 0x00100000 300ec8b7528SChin Liang See #define CONFIG_ENV_SECT_SIZE (64 * 1024) 301ec8b7528SChin Liang See #endif 302ec8b7528SChin Liang See 3035095ee08SPavel Machek /* 30455702fe2SChin Liang See * mtd partitioning for serial NOR flash 30555702fe2SChin Liang See * 30655702fe2SChin Liang See * device nor0 <ff705000.spi.0>, # parts = 6 30755702fe2SChin Liang See * #: name size offset mask_flags 30855702fe2SChin Liang See * 0: u-boot 0x00100000 0x00000000 0 30955702fe2SChin Liang See * 1: env1 0x00040000 0x00100000 0 31055702fe2SChin Liang See * 2: env2 0x00040000 0x00140000 0 31155702fe2SChin Liang See * 3: UBI 0x03e80000 0x00180000 0 31255702fe2SChin Liang See * 4: boot 0x00e80000 0x00180000 0 31355702fe2SChin Liang See * 5: rootfs 0x01000000 0x01000000 0 31455702fe2SChin Liang See * 31555702fe2SChin Liang See */ 31655702fe2SChin Liang See #if defined(CONFIG_CMD_SF) && !defined(MTDPARTS_DEFAULT) 31755702fe2SChin Liang See #define MTDPARTS_DEFAULT "mtdparts=ff705000.spi.0:"\ 31855702fe2SChin Liang See "1m(u-boot)," \ 31955702fe2SChin Liang See "256k(env1)," \ 32055702fe2SChin Liang See "256k(env2)," \ 32155702fe2SChin Liang See "14848k(boot)," \ 32255702fe2SChin Liang See "16m(rootfs)," \ 32355702fe2SChin Liang See "-@1536k(UBI)\0" 32455702fe2SChin Liang See #endif 32555702fe2SChin Liang See 3266cdd465cSChin Liang See /* UBI and UBIFS support */ 3276cdd465cSChin Liang See #if defined(CONFIG_CMD_SF) || defined(CONFIG_CMD_NAND) 3286cdd465cSChin Liang See #define CONFIG_CMD_UBI 3296cdd465cSChin Liang See #define CONFIG_CMD_UBIFS 3306cdd465cSChin Liang See #define CONFIG_RBTREE 3316cdd465cSChin Liang See #define CONFIG_LZO 3326cdd465cSChin Liang See #endif 3336cdd465cSChin Liang See 33455702fe2SChin Liang See /* 3355095ee08SPavel Machek * SPL 33634584d19SMarek Vasut * 33734584d19SMarek Vasut * SRAM Memory layout: 33834584d19SMarek Vasut * 33934584d19SMarek Vasut * 0xFFFF_0000 ...... Start of SRAM 34034584d19SMarek Vasut * 0xFFFF_xxxx ...... Top of stack (grows down) 34134584d19SMarek Vasut * 0xFFFF_yyyy ...... Malloc area 34234584d19SMarek Vasut * 0xFFFF_zzzz ...... Global Data 34334584d19SMarek Vasut * 0xFFFF_FF00 ...... End of SRAM 3445095ee08SPavel Machek */ 3455095ee08SPavel Machek #define CONFIG_SPL_FRAMEWORK 3465095ee08SPavel Machek #define CONFIG_SPL_RAM_DEVICE 34734584d19SMarek Vasut #define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR 3486868160aSDinh Nguyen #define CONFIG_SPL_MAX_SIZE (64 * 1024) 3497599b53dSMarek Vasut #ifdef CONFIG_SPL_BUILD 3507599b53dSMarek Vasut #define CONFIG_SYS_MALLOC_SIMPLE 3517599b53dSMarek Vasut #endif 3525095ee08SPavel Machek 3535095ee08SPavel Machek #define CONFIG_SPL_LIBCOMMON_SUPPORT 3545095ee08SPavel Machek #define CONFIG_SPL_LIBGENERIC_SUPPORT 3555095ee08SPavel Machek #define CONFIG_SPL_WATCHDOG_SUPPORT 3565095ee08SPavel Machek #define CONFIG_SPL_SERIAL_SUPPORT 3574197a0f4SMarek Vasut #ifdef CONFIG_DM_MMC 358d3f34e75SMarek Vasut #define CONFIG_SPL_MMC_SUPPORT 3594197a0f4SMarek Vasut #endif 3604197a0f4SMarek Vasut #ifdef CONFIG_DM_SPI 361346d6f56SMarek Vasut #define CONFIG_SPL_SPI_SUPPORT 3624197a0f4SMarek Vasut #endif 363c339ea5bSMarek Vasut #ifdef CONFIG_SPL_NAND_DENALI 364c339ea5bSMarek Vasut #define CONFIG_SPL_NAND_SUPPORT 365c339ea5bSMarek Vasut #endif 366d3f34e75SMarek Vasut 367d3f34e75SMarek Vasut /* SPL SDMMC boot support */ 368d3f34e75SMarek Vasut #ifdef CONFIG_SPL_MMC_SUPPORT 369d3f34e75SMarek Vasut #if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT) 370d3f34e75SMarek Vasut #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 2 371d3f34e75SMarek Vasut #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img" 372d3f34e75SMarek Vasut #define CONFIG_SPL_LIBDISK_SUPPORT 373d3f34e75SMarek Vasut #else 374d3f34e75SMarek Vasut #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 3 375d3f34e75SMarek Vasut #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xa00 /* offset 2560 sect (1M+256k) */ 376d3f34e75SMarek Vasut #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 800 /* 400 KB */ 377d3f34e75SMarek Vasut #endif 378d3f34e75SMarek Vasut #endif 3795095ee08SPavel Machek 380346d6f56SMarek Vasut /* SPL QSPI boot support */ 381346d6f56SMarek Vasut #ifdef CONFIG_SPL_SPI_SUPPORT 382346d6f56SMarek Vasut #define CONFIG_SPL_SPI_FLASH_SUPPORT 383346d6f56SMarek Vasut #define CONFIG_SPL_SPI_LOAD 384346d6f56SMarek Vasut #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000 385346d6f56SMarek Vasut #endif 386346d6f56SMarek Vasut 387c339ea5bSMarek Vasut /* SPL NAND boot support */ 388c339ea5bSMarek Vasut #ifdef CONFIG_SPL_NAND_SUPPORT 389c339ea5bSMarek Vasut #define CONFIG_SYS_NAND_USE_FLASH_BBT 390c339ea5bSMarek Vasut #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 391c339ea5bSMarek Vasut #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000 392c339ea5bSMarek Vasut #endif 393c339ea5bSMarek Vasut 394a717b811SDinh Nguyen /* 395a717b811SDinh Nguyen * Stack setup 396a717b811SDinh Nguyen */ 397a717b811SDinh Nguyen #define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR 398a717b811SDinh Nguyen 39948275c96SDinh Nguyen #endif /* __CONFIG_SOCFPGA_COMMON_H__ */ 400