xref: /rk3399_rockchip-uboot/include/configs/socfpga_common.h (revision 8a78ca9ea57e019869ddac2ef10a15593f211997)
15095ee08SPavel Machek /*
25095ee08SPavel Machek  * Copyright (C) 2012 Altera Corporation <www.altera.com>
35095ee08SPavel Machek  *
45095ee08SPavel Machek  * SPDX-License-Identifier:	GPL-2.0+
55095ee08SPavel Machek  */
65095ee08SPavel Machek #ifndef __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__
75095ee08SPavel Machek #define __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__
85095ee08SPavel Machek 
95095ee08SPavel Machek #define CONFIG_SYS_GENERIC_BOARD
105095ee08SPavel Machek 
115095ee08SPavel Machek /* Virtual target or real hardware */
125095ee08SPavel Machek #undef CONFIG_SOCFPGA_VIRTUAL_TARGET
135095ee08SPavel Machek 
145095ee08SPavel Machek #define CONFIG_ARMV7
155095ee08SPavel Machek #define CONFIG_SYS_THUMB_BUILD
165095ee08SPavel Machek 
175095ee08SPavel Machek #define CONFIG_SOCFPGA
185095ee08SPavel Machek 
195095ee08SPavel Machek /*
205095ee08SPavel Machek  * High level configuration
215095ee08SPavel Machek  */
225095ee08SPavel Machek #define CONFIG_DISPLAY_CPUINFO
235095ee08SPavel Machek #define CONFIG_DISPLAY_BOARDINFO
245095ee08SPavel Machek #define CONFIG_BOARD_EARLY_INIT_F
25fc520894SMarek Vasut #define CONFIG_ARCH_EARLY_INIT_R
265095ee08SPavel Machek #define CONFIG_SYS_NO_FLASH
275095ee08SPavel Machek #define CONFIG_CLOCKS
285095ee08SPavel Machek 
295095ee08SPavel Machek #define CONFIG_FIT
305095ee08SPavel Machek #define CONFIG_OF_LIBFDT
315095ee08SPavel Machek #define CONFIG_SYS_BOOTMAPSZ		(64 * 1024 * 1024)
325095ee08SPavel Machek 
335095ee08SPavel Machek #define CONFIG_TIMESTAMP		/* Print image info with timestamp */
345095ee08SPavel Machek 
355095ee08SPavel Machek /*
365095ee08SPavel Machek  * Memory configurations
375095ee08SPavel Machek  */
385095ee08SPavel Machek #define CONFIG_NR_DRAM_BANKS		1
395095ee08SPavel Machek #define PHYS_SDRAM_1			0x0
405095ee08SPavel Machek #define CONFIG_SYS_MALLOC_LEN		(10 * 1024 * 1024)
415095ee08SPavel Machek #define CONFIG_SYS_MEMTEST_START	PHYS_SDRAM_1
425095ee08SPavel Machek #define CONFIG_SYS_MEMTEST_END		PHYS_SDRAM_1_SIZE
435095ee08SPavel Machek 
445095ee08SPavel Machek #define CONFIG_SYS_INIT_RAM_ADDR	0xFFFF0000
455095ee08SPavel Machek #define CONFIG_SYS_INIT_RAM_SIZE	(0x10000 - 0x100)
465095ee08SPavel Machek #define CONFIG_SYS_INIT_SP_ADDR					\
475095ee08SPavel Machek 	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE -	\
485095ee08SPavel Machek 	GENERATED_GBL_DATA_SIZE)
495095ee08SPavel Machek 
505095ee08SPavel Machek #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
515095ee08SPavel Machek #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
525095ee08SPavel Machek #define CONFIG_SYS_TEXT_BASE		0x08000040
535095ee08SPavel Machek #else
545095ee08SPavel Machek #define CONFIG_SYS_TEXT_BASE		0x01000040
555095ee08SPavel Machek #endif
565095ee08SPavel Machek 
575095ee08SPavel Machek /*
585095ee08SPavel Machek  * U-Boot general configurations
595095ee08SPavel Machek  */
605095ee08SPavel Machek #define CONFIG_SYS_LONGHELP
615095ee08SPavel Machek #define CONFIG_SYS_CBSIZE	1024		/* Console I/O buffer size */
625095ee08SPavel Machek #define CONFIG_SYS_PBSIZE	\
635095ee08SPavel Machek 	(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
645095ee08SPavel Machek 						/* Print buffer size */
655095ee08SPavel Machek #define CONFIG_SYS_MAXARGS	32		/* Max number of command args */
665095ee08SPavel Machek #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
675095ee08SPavel Machek 						/* Boot argument buffer size */
685095ee08SPavel Machek #define CONFIG_VERSION_VARIABLE			/* U-BOOT version */
695095ee08SPavel Machek #define CONFIG_AUTO_COMPLETE			/* Command auto complete */
705095ee08SPavel Machek #define CONFIG_CMDLINE_EDITING			/* Command history etc */
715095ee08SPavel Machek #define CONFIG_SYS_HUSH_PARSER
725095ee08SPavel Machek 
735095ee08SPavel Machek /*
745095ee08SPavel Machek  * Cache
755095ee08SPavel Machek  */
765095ee08SPavel Machek #define CONFIG_SYS_ARM_CACHE_WRITEALLOC
775095ee08SPavel Machek #define CONFIG_SYS_CACHELINE_SIZE 32
785095ee08SPavel Machek #define CONFIG_SYS_L2_PL310
795095ee08SPavel Machek #define CONFIG_SYS_PL310_BASE		SOCFPGA_MPUL2_ADDRESS
805095ee08SPavel Machek 
815095ee08SPavel Machek /*
82*8a78ca9eSMarek Vasut  * EPCS/EPCQx1 Serial Flash Controller
83*8a78ca9eSMarek Vasut  */
84*8a78ca9eSMarek Vasut #ifdef CONFIG_ALTERA_SPI
85*8a78ca9eSMarek Vasut #define CONFIG_CMD_SPI
86*8a78ca9eSMarek Vasut #define CONFIG_CMD_SF
87*8a78ca9eSMarek Vasut #define CONFIG_SF_DEFAULT_SPEED		30000000
88*8a78ca9eSMarek Vasut #define CONFIG_SPI_FLASH
89*8a78ca9eSMarek Vasut #define CONFIG_SPI_FLASH_STMICRO
90*8a78ca9eSMarek Vasut #define CONFIG_SPI_FLASH_BAR
91*8a78ca9eSMarek Vasut /*
92*8a78ca9eSMarek Vasut  * The base address is configurable in QSys, each board must specify the
93*8a78ca9eSMarek Vasut  * base address based on it's particular FPGA configuration. Please note
94*8a78ca9eSMarek Vasut  * that the address here is incremented by  0x400  from the Base address
95*8a78ca9eSMarek Vasut  * selected in QSys, since the SPI registers are at offset +0x400.
96*8a78ca9eSMarek Vasut  * #define CONFIG_SYS_SPI_BASE		0xff240400
97*8a78ca9eSMarek Vasut  */
98*8a78ca9eSMarek Vasut #endif
99*8a78ca9eSMarek Vasut 
100*8a78ca9eSMarek Vasut /*
1015095ee08SPavel Machek  * Ethernet on SoC (EMAC)
1025095ee08SPavel Machek  */
1035095ee08SPavel Machek #if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
1045095ee08SPavel Machek #define CONFIG_DESIGNWARE_ETH
1055095ee08SPavel Machek #define CONFIG_NET_MULTI
1065095ee08SPavel Machek #define CONFIG_DW_ALTDESCRIPTOR
1075095ee08SPavel Machek #define CONFIG_MII
1085095ee08SPavel Machek #define CONFIG_AUTONEG_TIMEOUT		(15 * CONFIG_SYS_HZ)
1095095ee08SPavel Machek #define CONFIG_PHYLIB
1105095ee08SPavel Machek #define CONFIG_PHY_GIGE
1115095ee08SPavel Machek #endif
1125095ee08SPavel Machek 
1135095ee08SPavel Machek /*
1145095ee08SPavel Machek  * FPGA Driver
1155095ee08SPavel Machek  */
1165095ee08SPavel Machek #ifdef CONFIG_CMD_FPGA
1175095ee08SPavel Machek #define CONFIG_FPGA
1185095ee08SPavel Machek #define CONFIG_FPGA_ALTERA
1195095ee08SPavel Machek #define CONFIG_FPGA_SOCFPGA
1205095ee08SPavel Machek #define CONFIG_FPGA_COUNT		1
1215095ee08SPavel Machek #endif
1225095ee08SPavel Machek 
1235095ee08SPavel Machek /*
1245095ee08SPavel Machek  * L4 OSC1 Timer 0
1255095ee08SPavel Machek  */
1265095ee08SPavel Machek /* This timer uses eosc1, whose clock frequency is fixed at any condition. */
1275095ee08SPavel Machek #define CONFIG_SYS_TIMERBASE		SOCFPGA_OSC1TIMER0_ADDRESS
1285095ee08SPavel Machek #define CONFIG_SYS_TIMER_COUNTS_DOWN
1295095ee08SPavel Machek #define CONFIG_SYS_TIMER_COUNTER	(CONFIG_SYS_TIMERBASE + 0x4)
1305095ee08SPavel Machek #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
1315095ee08SPavel Machek #define CONFIG_SYS_TIMER_RATE		2400000
1325095ee08SPavel Machek #else
1335095ee08SPavel Machek #define CONFIG_SYS_TIMER_RATE		25000000
1345095ee08SPavel Machek #endif
1355095ee08SPavel Machek 
1365095ee08SPavel Machek /*
1375095ee08SPavel Machek  * L4 Watchdog
1385095ee08SPavel Machek  */
1395095ee08SPavel Machek #ifdef CONFIG_HW_WATCHDOG
1405095ee08SPavel Machek #define CONFIG_DESIGNWARE_WATCHDOG
1415095ee08SPavel Machek #define CONFIG_DW_WDT_BASE		SOCFPGA_L4WD0_ADDRESS
1425095ee08SPavel Machek #define CONFIG_DW_WDT_CLOCK_KHZ		25000
1435095ee08SPavel Machek #define CONFIG_HW_WATCHDOG_TIMEOUT_MS	12000
1445095ee08SPavel Machek #endif
1455095ee08SPavel Machek 
1465095ee08SPavel Machek /*
1475095ee08SPavel Machek  * MMC Driver
1485095ee08SPavel Machek  */
1495095ee08SPavel Machek #ifdef CONFIG_CMD_MMC
1505095ee08SPavel Machek #define CONFIG_MMC
1515095ee08SPavel Machek #define CONFIG_BOUNCE_BUFFER
1525095ee08SPavel Machek #define CONFIG_GENERIC_MMC
1535095ee08SPavel Machek #define CONFIG_DWMMC
1545095ee08SPavel Machek #define CONFIG_SOCFPGA_DWMMC
1555095ee08SPavel Machek #define CONFIG_SOCFPGA_DWMMC_FIFO_DEPTH	1024
1565095ee08SPavel Machek #define CONFIG_SOCFPGA_DWMMC_DRVSEL	3
1575095ee08SPavel Machek #define CONFIG_SOCFPGA_DWMMC_SMPSEL	0
1585095ee08SPavel Machek /* FIXME */
1595095ee08SPavel Machek /* using smaller max blk cnt to avoid flooding the limited stack we have */
1605095ee08SPavel Machek #define CONFIG_SYS_MMC_MAX_BLK_COUNT	256	/* FIXME -- SPL only? */
1615095ee08SPavel Machek #endif
1625095ee08SPavel Machek 
163ebcaf966SStefan Roese  /*
164ebcaf966SStefan Roese  * I2C support
165ebcaf966SStefan Roese  */
166ebcaf966SStefan Roese #define CONFIG_SYS_I2C
167ebcaf966SStefan Roese #define CONFIG_SYS_I2C_DW
168ebcaf966SStefan Roese #define CONFIG_SYS_I2C_BUS_MAX		4
169ebcaf966SStefan Roese #define CONFIG_SYS_I2C_BASE		SOCFPGA_I2C0_ADDRESS
170ebcaf966SStefan Roese #define CONFIG_SYS_I2C_BASE1		SOCFPGA_I2C1_ADDRESS
171ebcaf966SStefan Roese #define CONFIG_SYS_I2C_BASE2		SOCFPGA_I2C2_ADDRESS
172ebcaf966SStefan Roese #define CONFIG_SYS_I2C_BASE3		SOCFPGA_I2C3_ADDRESS
173ebcaf966SStefan Roese /* Using standard mode which the speed up to 100Kb/s */
174ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SPEED		100000
175ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SPEED1		100000
176ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SPEED2		100000
177ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SPEED3		100000
178ebcaf966SStefan Roese /* Address of device when used as slave */
179ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SLAVE		0x02
180ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SLAVE1		0x02
181ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SLAVE2		0x02
182ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SLAVE3		0x02
183ebcaf966SStefan Roese #ifndef __ASSEMBLY__
184ebcaf966SStefan Roese /* Clock supplied to I2C controller in unit of MHz */
185ebcaf966SStefan Roese unsigned int cm_get_l4_sp_clk_hz(void);
186ebcaf966SStefan Roese #define IC_CLK				(cm_get_l4_sp_clk_hz() / 1000000)
187ebcaf966SStefan Roese #endif
188ebcaf966SStefan Roese #define CONFIG_CMD_I2C
189ebcaf966SStefan Roese 
1905095ee08SPavel Machek /*
1915095ee08SPavel Machek  * Serial Driver
1925095ee08SPavel Machek  */
1935095ee08SPavel Machek #define CONFIG_SYS_NS16550
1945095ee08SPavel Machek #define CONFIG_SYS_NS16550_SERIAL
1955095ee08SPavel Machek #define CONFIG_SYS_NS16550_REG_SIZE	-4
1965095ee08SPavel Machek #define CONFIG_SYS_NS16550_COM1		SOCFPGA_UART0_ADDRESS
1975095ee08SPavel Machek #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
1985095ee08SPavel Machek #define CONFIG_SYS_NS16550_CLK		1000000
1995095ee08SPavel Machek #else
2005095ee08SPavel Machek #define CONFIG_SYS_NS16550_CLK		100000000
2015095ee08SPavel Machek #endif
2025095ee08SPavel Machek #define CONFIG_CONS_INDEX		1
2035095ee08SPavel Machek #define CONFIG_BAUDRATE			115200
2045095ee08SPavel Machek 
2055095ee08SPavel Machek /*
20620cadbbeSMarek Vasut  * USB
20720cadbbeSMarek Vasut  */
20820cadbbeSMarek Vasut #ifdef CONFIG_CMD_USB
20920cadbbeSMarek Vasut #define CONFIG_USB_DWC2
21020cadbbeSMarek Vasut #define CONFIG_USB_STORAGE
21120cadbbeSMarek Vasut /*
21220cadbbeSMarek Vasut  * NOTE: User must define either of the following to select which
21320cadbbeSMarek Vasut  *       of the two USB controllers available on SoCFPGA to use.
21420cadbbeSMarek Vasut  *       The DWC2 driver doesn't support multiple USB controllers.
21520cadbbeSMarek Vasut  * #define CONFIG_USB_DWC2_REG_ADDR	SOCFPGA_USB0_ADDRESS
21620cadbbeSMarek Vasut  * #define CONFIG_USB_DWC2_REG_ADDR	SOCFPGA_USB1_ADDRESS
21720cadbbeSMarek Vasut  */
21820cadbbeSMarek Vasut #endif
21920cadbbeSMarek Vasut 
22020cadbbeSMarek Vasut /*
2215095ee08SPavel Machek  * U-Boot environment
2225095ee08SPavel Machek  */
2235095ee08SPavel Machek #define CONFIG_SYS_CONSOLE_IS_IN_ENV
2245095ee08SPavel Machek #define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
2255095ee08SPavel Machek #define CONFIG_SYS_CONSOLE_ENV_OVERWRITE
2265095ee08SPavel Machek #define CONFIG_ENV_IS_NOWHERE
2275095ee08SPavel Machek #define CONFIG_ENV_SIZE			4096
2285095ee08SPavel Machek 
2295095ee08SPavel Machek /*
2305095ee08SPavel Machek  * SPL
23134584d19SMarek Vasut  *
23234584d19SMarek Vasut  * SRAM Memory layout:
23334584d19SMarek Vasut  *
23434584d19SMarek Vasut  * 0xFFFF_0000 ...... Start of SRAM
23534584d19SMarek Vasut  * 0xFFFF_xxxx ...... Top of stack (grows down)
23634584d19SMarek Vasut  * 0xFFFF_yyyy ...... Malloc area
23734584d19SMarek Vasut  * 0xFFFF_zzzz ...... Global Data
23834584d19SMarek Vasut  * 0xFFFF_FF00 ...... End of SRAM
2395095ee08SPavel Machek  */
2405095ee08SPavel Machek #define CONFIG_SPL_FRAMEWORK
2415095ee08SPavel Machek #define CONFIG_SPL_BOARD_INIT
2425095ee08SPavel Machek #define CONFIG_SPL_RAM_DEVICE
24334584d19SMarek Vasut #define CONFIG_SPL_TEXT_BASE		CONFIG_SYS_INIT_RAM_ADDR
24434584d19SMarek Vasut #define CONFIG_SYS_SPL_MALLOC_START	CONFIG_SYS_INIT_SP_ADDR
24534584d19SMarek Vasut #define CONFIG_SYS_SPL_MALLOC_SIZE	(5 * 1024)
2465095ee08SPavel Machek 
2475095ee08SPavel Machek #define CHUNKSZ_CRC32			(1 * 1024)	/* FIXME: ewww */
2485095ee08SPavel Machek #define CONFIG_CRC32_VERIFY
2495095ee08SPavel Machek 
2505095ee08SPavel Machek /* Linker script for SPL */
2515095ee08SPavel Machek #define CONFIG_SPL_LDSCRIPT	"arch/arm/cpu/armv7/socfpga/u-boot-spl.lds"
2525095ee08SPavel Machek 
2535095ee08SPavel Machek #define CONFIG_SPL_LIBCOMMON_SUPPORT
2545095ee08SPavel Machek #define CONFIG_SPL_LIBGENERIC_SUPPORT
2555095ee08SPavel Machek #define CONFIG_SPL_WATCHDOG_SUPPORT
2565095ee08SPavel Machek #define CONFIG_SPL_SERIAL_SUPPORT
2575095ee08SPavel Machek 
2585095ee08SPavel Machek #ifdef CONFIG_SPL_BUILD
2595095ee08SPavel Machek #undef CONFIG_PARTITIONS
2605095ee08SPavel Machek #endif
2615095ee08SPavel Machek 
2625095ee08SPavel Machek #endif	/* __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__ */
263