xref: /rk3399_rockchip-uboot/include/configs/socfpga_common.h (revision 7287d5f091c97a38a8820b45aaee123d6bbef12f)
15095ee08SPavel Machek /*
25095ee08SPavel Machek  * Copyright (C) 2012 Altera Corporation <www.altera.com>
35095ee08SPavel Machek  *
45095ee08SPavel Machek  * SPDX-License-Identifier:	GPL-2.0+
55095ee08SPavel Machek  */
65095ee08SPavel Machek #ifndef __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__
75095ee08SPavel Machek #define __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__
85095ee08SPavel Machek 
95095ee08SPavel Machek #define CONFIG_SYS_GENERIC_BOARD
105095ee08SPavel Machek 
115095ee08SPavel Machek /* Virtual target or real hardware */
125095ee08SPavel Machek #undef CONFIG_SOCFPGA_VIRTUAL_TARGET
135095ee08SPavel Machek 
145095ee08SPavel Machek #define CONFIG_SYS_THUMB_BUILD
155095ee08SPavel Machek 
165095ee08SPavel Machek #define CONFIG_SOCFPGA
175095ee08SPavel Machek 
185095ee08SPavel Machek /*
195095ee08SPavel Machek  * High level configuration
205095ee08SPavel Machek  */
215095ee08SPavel Machek #define CONFIG_DISPLAY_CPUINFO
22*7287d5f0SMarek Vasut #define CONFIG_DISPLAY_BOARDINFO_LATE
235095ee08SPavel Machek #define CONFIG_BOARD_EARLY_INIT_F
24fc520894SMarek Vasut #define CONFIG_ARCH_EARLY_INIT_R
255095ee08SPavel Machek #define CONFIG_SYS_NO_FLASH
265095ee08SPavel Machek #define CONFIG_CLOCKS
275095ee08SPavel Machek 
285095ee08SPavel Machek #define CONFIG_FIT
295095ee08SPavel Machek #define CONFIG_OF_LIBFDT
305095ee08SPavel Machek #define CONFIG_SYS_BOOTMAPSZ		(64 * 1024 * 1024)
315095ee08SPavel Machek 
325095ee08SPavel Machek #define CONFIG_TIMESTAMP		/* Print image info with timestamp */
335095ee08SPavel Machek 
345095ee08SPavel Machek /*
355095ee08SPavel Machek  * Memory configurations
365095ee08SPavel Machek  */
375095ee08SPavel Machek #define CONFIG_NR_DRAM_BANKS		1
385095ee08SPavel Machek #define PHYS_SDRAM_1			0x0
390223a95cSMarek Vasut #define CONFIG_SYS_MALLOC_LEN		(64 * 1024 * 1024)
405095ee08SPavel Machek #define CONFIG_SYS_MEMTEST_START	PHYS_SDRAM_1
415095ee08SPavel Machek #define CONFIG_SYS_MEMTEST_END		PHYS_SDRAM_1_SIZE
425095ee08SPavel Machek 
435095ee08SPavel Machek #define CONFIG_SYS_INIT_RAM_ADDR	0xFFFF0000
445095ee08SPavel Machek #define CONFIG_SYS_INIT_RAM_SIZE	(0x10000 - 0x100)
455095ee08SPavel Machek #define CONFIG_SYS_INIT_SP_ADDR					\
465095ee08SPavel Machek 	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE -	\
475095ee08SPavel Machek 	GENERATED_GBL_DATA_SIZE)
485095ee08SPavel Machek 
495095ee08SPavel Machek #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
505095ee08SPavel Machek #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
515095ee08SPavel Machek #define CONFIG_SYS_TEXT_BASE		0x08000040
525095ee08SPavel Machek #else
535095ee08SPavel Machek #define CONFIG_SYS_TEXT_BASE		0x01000040
545095ee08SPavel Machek #endif
555095ee08SPavel Machek 
565095ee08SPavel Machek /*
575095ee08SPavel Machek  * U-Boot general configurations
585095ee08SPavel Machek  */
595095ee08SPavel Machek #define CONFIG_SYS_LONGHELP
605095ee08SPavel Machek #define CONFIG_SYS_CBSIZE	1024		/* Console I/O buffer size */
615095ee08SPavel Machek #define CONFIG_SYS_PBSIZE	\
625095ee08SPavel Machek 	(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
635095ee08SPavel Machek 						/* Print buffer size */
645095ee08SPavel Machek #define CONFIG_SYS_MAXARGS	32		/* Max number of command args */
655095ee08SPavel Machek #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
665095ee08SPavel Machek 						/* Boot argument buffer size */
675095ee08SPavel Machek #define CONFIG_VERSION_VARIABLE			/* U-BOOT version */
685095ee08SPavel Machek #define CONFIG_AUTO_COMPLETE			/* Command auto complete */
695095ee08SPavel Machek #define CONFIG_CMDLINE_EDITING			/* Command history etc */
705095ee08SPavel Machek #define CONFIG_SYS_HUSH_PARSER
715095ee08SPavel Machek 
725095ee08SPavel Machek /*
735095ee08SPavel Machek  * Cache
745095ee08SPavel Machek  */
755095ee08SPavel Machek #define CONFIG_SYS_ARM_CACHE_WRITEALLOC
765095ee08SPavel Machek #define CONFIG_SYS_CACHELINE_SIZE 32
775095ee08SPavel Machek #define CONFIG_SYS_L2_PL310
785095ee08SPavel Machek #define CONFIG_SYS_PL310_BASE		SOCFPGA_MPUL2_ADDRESS
795095ee08SPavel Machek 
805095ee08SPavel Machek /*
818a78ca9eSMarek Vasut  * EPCS/EPCQx1 Serial Flash Controller
828a78ca9eSMarek Vasut  */
838a78ca9eSMarek Vasut #ifdef CONFIG_ALTERA_SPI
848a78ca9eSMarek Vasut #define CONFIG_CMD_SPI
858a78ca9eSMarek Vasut #define CONFIG_CMD_SF
868a78ca9eSMarek Vasut #define CONFIG_SF_DEFAULT_SPEED		30000000
878a78ca9eSMarek Vasut #define CONFIG_SPI_FLASH
888a78ca9eSMarek Vasut #define CONFIG_SPI_FLASH_STMICRO
898a78ca9eSMarek Vasut #define CONFIG_SPI_FLASH_BAR
908a78ca9eSMarek Vasut /*
918a78ca9eSMarek Vasut  * The base address is configurable in QSys, each board must specify the
928a78ca9eSMarek Vasut  * base address based on it's particular FPGA configuration. Please note
938a78ca9eSMarek Vasut  * that the address here is incremented by  0x400  from the Base address
948a78ca9eSMarek Vasut  * selected in QSys, since the SPI registers are at offset +0x400.
958a78ca9eSMarek Vasut  * #define CONFIG_SYS_SPI_BASE		0xff240400
968a78ca9eSMarek Vasut  */
978a78ca9eSMarek Vasut #endif
988a78ca9eSMarek Vasut 
998a78ca9eSMarek Vasut /*
1005095ee08SPavel Machek  * Ethernet on SoC (EMAC)
1015095ee08SPavel Machek  */
1025095ee08SPavel Machek #if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
1035095ee08SPavel Machek #define CONFIG_DESIGNWARE_ETH
1045095ee08SPavel Machek #define CONFIG_NET_MULTI
1055095ee08SPavel Machek #define CONFIG_DW_ALTDESCRIPTOR
1065095ee08SPavel Machek #define CONFIG_MII
1075095ee08SPavel Machek #define CONFIG_AUTONEG_TIMEOUT		(15 * CONFIG_SYS_HZ)
1085095ee08SPavel Machek #define CONFIG_PHYLIB
1095095ee08SPavel Machek #define CONFIG_PHY_GIGE
1105095ee08SPavel Machek #endif
1115095ee08SPavel Machek 
1125095ee08SPavel Machek /*
1135095ee08SPavel Machek  * FPGA Driver
1145095ee08SPavel Machek  */
1155095ee08SPavel Machek #ifdef CONFIG_CMD_FPGA
1165095ee08SPavel Machek #define CONFIG_FPGA
1175095ee08SPavel Machek #define CONFIG_FPGA_ALTERA
1185095ee08SPavel Machek #define CONFIG_FPGA_SOCFPGA
1195095ee08SPavel Machek #define CONFIG_FPGA_COUNT		1
1205095ee08SPavel Machek #endif
1215095ee08SPavel Machek 
1225095ee08SPavel Machek /*
1235095ee08SPavel Machek  * L4 OSC1 Timer 0
1245095ee08SPavel Machek  */
1255095ee08SPavel Machek /* This timer uses eosc1, whose clock frequency is fixed at any condition. */
1265095ee08SPavel Machek #define CONFIG_SYS_TIMERBASE		SOCFPGA_OSC1TIMER0_ADDRESS
1275095ee08SPavel Machek #define CONFIG_SYS_TIMER_COUNTS_DOWN
1285095ee08SPavel Machek #define CONFIG_SYS_TIMER_COUNTER	(CONFIG_SYS_TIMERBASE + 0x4)
1295095ee08SPavel Machek #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
1305095ee08SPavel Machek #define CONFIG_SYS_TIMER_RATE		2400000
1315095ee08SPavel Machek #else
1325095ee08SPavel Machek #define CONFIG_SYS_TIMER_RATE		25000000
1335095ee08SPavel Machek #endif
1345095ee08SPavel Machek 
1355095ee08SPavel Machek /*
1365095ee08SPavel Machek  * L4 Watchdog
1375095ee08SPavel Machek  */
1385095ee08SPavel Machek #ifdef CONFIG_HW_WATCHDOG
1395095ee08SPavel Machek #define CONFIG_DESIGNWARE_WATCHDOG
1405095ee08SPavel Machek #define CONFIG_DW_WDT_BASE		SOCFPGA_L4WD0_ADDRESS
1415095ee08SPavel Machek #define CONFIG_DW_WDT_CLOCK_KHZ		25000
142d0e932deSStefan Roese #define CONFIG_HW_WATCHDOG_TIMEOUT_MS	30000
1435095ee08SPavel Machek #endif
1445095ee08SPavel Machek 
1455095ee08SPavel Machek /*
1465095ee08SPavel Machek  * MMC Driver
1475095ee08SPavel Machek  */
1485095ee08SPavel Machek #ifdef CONFIG_CMD_MMC
1495095ee08SPavel Machek #define CONFIG_MMC
1505095ee08SPavel Machek #define CONFIG_BOUNCE_BUFFER
1515095ee08SPavel Machek #define CONFIG_GENERIC_MMC
1525095ee08SPavel Machek #define CONFIG_DWMMC
1535095ee08SPavel Machek #define CONFIG_SOCFPGA_DWMMC
1545095ee08SPavel Machek #define CONFIG_SOCFPGA_DWMMC_FIFO_DEPTH	1024
1555095ee08SPavel Machek #define CONFIG_SOCFPGA_DWMMC_DRVSEL	3
1565095ee08SPavel Machek #define CONFIG_SOCFPGA_DWMMC_SMPSEL	0
1575095ee08SPavel Machek /* FIXME */
1585095ee08SPavel Machek /* using smaller max blk cnt to avoid flooding the limited stack we have */
1595095ee08SPavel Machek #define CONFIG_SYS_MMC_MAX_BLK_COUNT	256	/* FIXME -- SPL only? */
1605095ee08SPavel Machek #endif
1615095ee08SPavel Machek 
1625095ee08SPavel Machek /*
163ebcaf966SStefan Roese  * I2C support
164ebcaf966SStefan Roese  */
165ebcaf966SStefan Roese #define CONFIG_SYS_I2C
166ebcaf966SStefan Roese #define CONFIG_SYS_I2C_DW
167ebcaf966SStefan Roese #define CONFIG_SYS_I2C_BUS_MAX		4
168ebcaf966SStefan Roese #define CONFIG_SYS_I2C_BASE		SOCFPGA_I2C0_ADDRESS
169ebcaf966SStefan Roese #define CONFIG_SYS_I2C_BASE1		SOCFPGA_I2C1_ADDRESS
170ebcaf966SStefan Roese #define CONFIG_SYS_I2C_BASE2		SOCFPGA_I2C2_ADDRESS
171ebcaf966SStefan Roese #define CONFIG_SYS_I2C_BASE3		SOCFPGA_I2C3_ADDRESS
172ebcaf966SStefan Roese /* Using standard mode which the speed up to 100Kb/s */
173ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SPEED		100000
174ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SPEED1		100000
175ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SPEED2		100000
176ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SPEED3		100000
177ebcaf966SStefan Roese /* Address of device when used as slave */
178ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SLAVE		0x02
179ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SLAVE1		0x02
180ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SLAVE2		0x02
181ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SLAVE3		0x02
182ebcaf966SStefan Roese #ifndef __ASSEMBLY__
183ebcaf966SStefan Roese /* Clock supplied to I2C controller in unit of MHz */
184ebcaf966SStefan Roese unsigned int cm_get_l4_sp_clk_hz(void);
185ebcaf966SStefan Roese #define IC_CLK				(cm_get_l4_sp_clk_hz() / 1000000)
186ebcaf966SStefan Roese #endif
187ebcaf966SStefan Roese #define CONFIG_CMD_I2C
1887fb0f596SStefan Roese 
1897fb0f596SStefan Roese /*
1907fb0f596SStefan Roese  * QSPI support
1917fb0f596SStefan Roese  */
1927fb0f596SStefan Roese #ifdef CONFIG_OF_CONTROL	/* QSPI is controlled via DT */
1937fb0f596SStefan Roese #define CONFIG_CADENCE_QSPI
1947fb0f596SStefan Roese /* Enable multiple SPI NOR flash manufacturers */
1957fb0f596SStefan Roese #define CONFIG_SPI_FLASH		/* SPI flash subsystem */
1967fb0f596SStefan Roese #define CONFIG_SPI_FLASH_STMICRO	/* Micron/Numonyx flash */
1977fb0f596SStefan Roese #define CONFIG_SPI_FLASH_SPANSION	/* Spansion flash */
1987fb0f596SStefan Roese #define CONFIG_SPI_FLASH_MTD
1997fb0f596SStefan Roese /* QSPI reference clock */
2007fb0f596SStefan Roese #ifndef __ASSEMBLY__
2017fb0f596SStefan Roese unsigned int cm_get_qspi_controller_clk_hz(void);
2027fb0f596SStefan Roese #define CONFIG_CQSPI_REF_CLK		cm_get_qspi_controller_clk_hz()
2037fb0f596SStefan Roese #endif
2047fb0f596SStefan Roese #define CONFIG_CQSPI_DECODER		0
2057fb0f596SStefan Roese #define CONFIG_CMD_SF
2067fb0f596SStefan Roese #endif
207ebcaf966SStefan Roese 
208a6e73591SStefan Roese #ifdef CONFIG_OF_CONTROL	/* DW SPI is controlled via DT */
209a6e73591SStefan Roese #define CONFIG_DESIGNWARE_SPI
210a6e73591SStefan Roese #define CONFIG_CMD_SPI
211a6e73591SStefan Roese #endif
212a6e73591SStefan Roese 
2135095ee08SPavel Machek /*
2145095ee08SPavel Machek  * Serial Driver
2155095ee08SPavel Machek  */
2165095ee08SPavel Machek #define CONFIG_SYS_NS16550
2175095ee08SPavel Machek #define CONFIG_SYS_NS16550_SERIAL
2185095ee08SPavel Machek #define CONFIG_SYS_NS16550_REG_SIZE	-4
2195095ee08SPavel Machek #define CONFIG_SYS_NS16550_COM1		SOCFPGA_UART0_ADDRESS
2205095ee08SPavel Machek #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
2215095ee08SPavel Machek #define CONFIG_SYS_NS16550_CLK		1000000
2225095ee08SPavel Machek #else
2235095ee08SPavel Machek #define CONFIG_SYS_NS16550_CLK		100000000
2245095ee08SPavel Machek #endif
2255095ee08SPavel Machek #define CONFIG_CONS_INDEX		1
2265095ee08SPavel Machek #define CONFIG_BAUDRATE			115200
2275095ee08SPavel Machek 
2285095ee08SPavel Machek /*
22920cadbbeSMarek Vasut  * USB
23020cadbbeSMarek Vasut  */
23120cadbbeSMarek Vasut #ifdef CONFIG_CMD_USB
23220cadbbeSMarek Vasut #define CONFIG_USB_DWC2
23320cadbbeSMarek Vasut #define CONFIG_USB_STORAGE
23420cadbbeSMarek Vasut /*
23520cadbbeSMarek Vasut  * NOTE: User must define either of the following to select which
23620cadbbeSMarek Vasut  *       of the two USB controllers available on SoCFPGA to use.
23720cadbbeSMarek Vasut  *       The DWC2 driver doesn't support multiple USB controllers.
23820cadbbeSMarek Vasut  * #define CONFIG_USB_DWC2_REG_ADDR	SOCFPGA_USB0_ADDRESS
23920cadbbeSMarek Vasut  * #define CONFIG_USB_DWC2_REG_ADDR	SOCFPGA_USB1_ADDRESS
24020cadbbeSMarek Vasut  */
24120cadbbeSMarek Vasut #endif
24220cadbbeSMarek Vasut 
24320cadbbeSMarek Vasut /*
2440223a95cSMarek Vasut  * USB Gadget (DFU, UMS)
2450223a95cSMarek Vasut  */
2460223a95cSMarek Vasut #if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
2470223a95cSMarek Vasut #define CONFIG_USB_GADGET
2480223a95cSMarek Vasut #define CONFIG_USB_GADGET_S3C_UDC_OTG
2490223a95cSMarek Vasut #define CONFIG_USB_GADGET_DUALSPEED
2500223a95cSMarek Vasut #define CONFIG_USB_GADGET_VBUS_DRAW	2
2510223a95cSMarek Vasut 
2520223a95cSMarek Vasut /* USB Composite download gadget - g_dnl */
2530223a95cSMarek Vasut #define CONFIG_USBDOWNLOAD_GADGET
2540223a95cSMarek Vasut #define CONFIG_USB_GADGET_MASS_STORAGE
2550223a95cSMarek Vasut 
2560223a95cSMarek Vasut #define CONFIG_DFU_FUNCTION
2570223a95cSMarek Vasut #define CONFIG_DFU_MMC
2580223a95cSMarek Vasut #define CONFIG_SYS_DFU_DATA_BUF_SIZE	(32 * 1024 * 1024)
2590223a95cSMarek Vasut #define DFU_DEFAULT_POLL_TIMEOUT	300
2600223a95cSMarek Vasut 
2610223a95cSMarek Vasut /* USB IDs */
2620223a95cSMarek Vasut #define CONFIG_G_DNL_VENDOR_NUM		0x0525	/* NetChip */
2630223a95cSMarek Vasut #define CONFIG_G_DNL_PRODUCT_NUM	0xA4A5	/* Linux-USB File-backed Storage Gadget */
2640223a95cSMarek Vasut #define CONFIG_G_DNL_UMS_VENDOR_NUM	CONFIG_G_DNL_VENDOR_NUM
2650223a95cSMarek Vasut #define CONFIG_G_DNL_UMS_PRODUCT_NUM	CONFIG_G_DNL_PRODUCT_NUM
2660223a95cSMarek Vasut #ifndef CONFIG_G_DNL_MANUFACTURER
2670223a95cSMarek Vasut #define CONFIG_G_DNL_MANUFACTURER	"Altera"
2680223a95cSMarek Vasut #endif
2690223a95cSMarek Vasut #endif
2700223a95cSMarek Vasut 
2710223a95cSMarek Vasut /*
2725095ee08SPavel Machek  * U-Boot environment
2735095ee08SPavel Machek  */
2745095ee08SPavel Machek #define CONFIG_SYS_CONSOLE_IS_IN_ENV
2755095ee08SPavel Machek #define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
2765095ee08SPavel Machek #define CONFIG_SYS_CONSOLE_ENV_OVERWRITE
2775095ee08SPavel Machek #define CONFIG_ENV_IS_NOWHERE
2785095ee08SPavel Machek #define CONFIG_ENV_SIZE			4096
2795095ee08SPavel Machek 
2805095ee08SPavel Machek /*
2815095ee08SPavel Machek  * SPL
28234584d19SMarek Vasut  *
28334584d19SMarek Vasut  * SRAM Memory layout:
28434584d19SMarek Vasut  *
28534584d19SMarek Vasut  * 0xFFFF_0000 ...... Start of SRAM
28634584d19SMarek Vasut  * 0xFFFF_xxxx ...... Top of stack (grows down)
28734584d19SMarek Vasut  * 0xFFFF_yyyy ...... Malloc area
28834584d19SMarek Vasut  * 0xFFFF_zzzz ...... Global Data
28934584d19SMarek Vasut  * 0xFFFF_FF00 ...... End of SRAM
2905095ee08SPavel Machek  */
2915095ee08SPavel Machek #define CONFIG_SPL_FRAMEWORK
2925095ee08SPavel Machek #define CONFIG_SPL_BOARD_INIT
2935095ee08SPavel Machek #define CONFIG_SPL_RAM_DEVICE
29434584d19SMarek Vasut #define CONFIG_SPL_TEXT_BASE		CONFIG_SYS_INIT_RAM_ADDR
29534584d19SMarek Vasut #define CONFIG_SYS_SPL_MALLOC_START	CONFIG_SYS_INIT_SP_ADDR
29634584d19SMarek Vasut #define CONFIG_SYS_SPL_MALLOC_SIZE	(5 * 1024)
2975095ee08SPavel Machek 
2985095ee08SPavel Machek #define CHUNKSZ_CRC32			(1 * 1024)	/* FIXME: ewww */
2995095ee08SPavel Machek #define CONFIG_CRC32_VERIFY
3005095ee08SPavel Machek 
3015095ee08SPavel Machek /* Linker script for SPL */
3025095ee08SPavel Machek #define CONFIG_SPL_LDSCRIPT	"arch/arm/cpu/armv7/socfpga/u-boot-spl.lds"
3035095ee08SPavel Machek 
3045095ee08SPavel Machek #define CONFIG_SPL_LIBCOMMON_SUPPORT
3055095ee08SPavel Machek #define CONFIG_SPL_LIBGENERIC_SUPPORT
3065095ee08SPavel Machek #define CONFIG_SPL_WATCHDOG_SUPPORT
3075095ee08SPavel Machek #define CONFIG_SPL_SERIAL_SUPPORT
3085095ee08SPavel Machek 
3095095ee08SPavel Machek #ifdef CONFIG_SPL_BUILD
3105095ee08SPavel Machek #undef CONFIG_PARTITIONS
3115095ee08SPavel Machek #endif
3125095ee08SPavel Machek 
3135095ee08SPavel Machek #endif	/* __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__ */
314