xref: /rk3399_rockchip-uboot/include/configs/socfpga_common.h (revision 55ce55faaa2f8cb267fa1346f31079a0befca1a8)
15095ee08SPavel Machek /*
25095ee08SPavel Machek  * Copyright (C) 2012 Altera Corporation <www.altera.com>
35095ee08SPavel Machek  *
45095ee08SPavel Machek  * SPDX-License-Identifier:	GPL-2.0+
55095ee08SPavel Machek  */
648275c96SDinh Nguyen #ifndef __CONFIG_SOCFPGA_COMMON_H__
748275c96SDinh Nguyen #define __CONFIG_SOCFPGA_COMMON_H__
85095ee08SPavel Machek 
95095ee08SPavel Machek /* Virtual target or real hardware */
105095ee08SPavel Machek #undef CONFIG_SOCFPGA_VIRTUAL_TARGET
115095ee08SPavel Machek 
125095ee08SPavel Machek /*
135095ee08SPavel Machek  * High level configuration
145095ee08SPavel Machek  */
157287d5f0SMarek Vasut #define CONFIG_DISPLAY_BOARDINFO_LATE
165095ee08SPavel Machek #define CONFIG_CLOCKS
175095ee08SPavel Machek 
18251faa20SMarek Vasut #define CONFIG_CRC32_VERIFY
19251faa20SMarek Vasut 
205095ee08SPavel Machek #define CONFIG_SYS_BOOTMAPSZ		(64 * 1024 * 1024)
215095ee08SPavel Machek 
225095ee08SPavel Machek #define CONFIG_TIMESTAMP		/* Print image info with timestamp */
235095ee08SPavel Machek 
24dc0a1a08SMarek Vasut /* add target to build it automatically upon "make" */
25dc0a1a08SMarek Vasut #define CONFIG_BUILD_TARGET		"u-boot-with-spl.sfp"
26dc0a1a08SMarek Vasut 
275095ee08SPavel Machek /*
285095ee08SPavel Machek  * Memory configurations
295095ee08SPavel Machek  */
305095ee08SPavel Machek #define CONFIG_NR_DRAM_BANKS		1
315095ee08SPavel Machek #define PHYS_SDRAM_1			0x0
320223a95cSMarek Vasut #define CONFIG_SYS_MALLOC_LEN		(64 * 1024 * 1024)
335095ee08SPavel Machek #define CONFIG_SYS_MEMTEST_START	PHYS_SDRAM_1
345095ee08SPavel Machek #define CONFIG_SYS_MEMTEST_END		PHYS_SDRAM_1_SIZE
355095ee08SPavel Machek 
365095ee08SPavel Machek #define CONFIG_SYS_INIT_RAM_ADDR	0xFFFF0000
377599b53dSMarek Vasut #define CONFIG_SYS_INIT_RAM_SIZE	0x10000
387599b53dSMarek Vasut #define CONFIG_SYS_INIT_SP_OFFSET		\
397599b53dSMarek Vasut 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
405095ee08SPavel Machek #define CONFIG_SYS_INIT_SP_ADDR			\
417599b53dSMarek Vasut 	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
425095ee08SPavel Machek 
435095ee08SPavel Machek #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
445095ee08SPavel Machek #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
455095ee08SPavel Machek #define CONFIG_SYS_TEXT_BASE		0x08000040
465095ee08SPavel Machek #else
475095ee08SPavel Machek #define CONFIG_SYS_TEXT_BASE		0x01000040
485095ee08SPavel Machek #endif
495095ee08SPavel Machek 
505095ee08SPavel Machek /*
515095ee08SPavel Machek  * U-Boot general configurations
525095ee08SPavel Machek  */
535095ee08SPavel Machek #define CONFIG_SYS_LONGHELP
545095ee08SPavel Machek #define CONFIG_SYS_CBSIZE	1024		/* Console I/O buffer size */
555095ee08SPavel Machek #define CONFIG_SYS_PBSIZE	\
565095ee08SPavel Machek 	(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
575095ee08SPavel Machek 						/* Print buffer size */
585095ee08SPavel Machek #define CONFIG_SYS_MAXARGS	32		/* Max number of command args */
595095ee08SPavel Machek #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
605095ee08SPavel Machek 						/* Boot argument buffer size */
615095ee08SPavel Machek #define CONFIG_AUTO_COMPLETE			/* Command auto complete */
625095ee08SPavel Machek #define CONFIG_CMDLINE_EDITING			/* Command history etc */
635095ee08SPavel Machek 
64ea082346SMarek Vasut #ifndef CONFIG_SYS_HOSTNAME
65ea082346SMarek Vasut #define CONFIG_SYS_HOSTNAME	CONFIG_SYS_BOARD
66ea082346SMarek Vasut #endif
67ea082346SMarek Vasut 
685095ee08SPavel Machek /*
695095ee08SPavel Machek  * Cache
705095ee08SPavel Machek  */
715095ee08SPavel Machek #define CONFIG_SYS_L2_PL310
725095ee08SPavel Machek #define CONFIG_SYS_PL310_BASE		SOCFPGA_MPUL2_ADDRESS
735095ee08SPavel Machek 
745095ee08SPavel Machek /*
75cdd4e6ccSDinh Nguyen  * SDRAM controller
76cdd4e6ccSDinh Nguyen  */
77cdd4e6ccSDinh Nguyen #define CONFIG_ALTERA_SDRAM
78cdd4e6ccSDinh Nguyen 
79cdd4e6ccSDinh Nguyen /*
808a78ca9eSMarek Vasut  * EPCS/EPCQx1 Serial Flash Controller
818a78ca9eSMarek Vasut  */
828a78ca9eSMarek Vasut #ifdef CONFIG_ALTERA_SPI
838a78ca9eSMarek Vasut #define CONFIG_SF_DEFAULT_SPEED		30000000
848a78ca9eSMarek Vasut /*
858a78ca9eSMarek Vasut  * The base address is configurable in QSys, each board must specify the
868a78ca9eSMarek Vasut  * base address based on it's particular FPGA configuration. Please note
878a78ca9eSMarek Vasut  * that the address here is incremented by  0x400  from the Base address
888a78ca9eSMarek Vasut  * selected in QSys, since the SPI registers are at offset +0x400.
898a78ca9eSMarek Vasut  * #define CONFIG_SYS_SPI_BASE		0xff240400
908a78ca9eSMarek Vasut  */
918a78ca9eSMarek Vasut #endif
928a78ca9eSMarek Vasut 
938a78ca9eSMarek Vasut /*
945095ee08SPavel Machek  * Ethernet on SoC (EMAC)
955095ee08SPavel Machek  */
965095ee08SPavel Machek #if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
975095ee08SPavel Machek #define CONFIG_DW_ALTDESCRIPTOR
985095ee08SPavel Machek #define CONFIG_MII
995095ee08SPavel Machek #define CONFIG_AUTONEG_TIMEOUT		(15 * CONFIG_SYS_HZ)
1005095ee08SPavel Machek #define CONFIG_PHY_GIGE
1015095ee08SPavel Machek #endif
1025095ee08SPavel Machek 
1035095ee08SPavel Machek /*
1045095ee08SPavel Machek  * FPGA Driver
1055095ee08SPavel Machek  */
1065095ee08SPavel Machek #ifdef CONFIG_CMD_FPGA
1075095ee08SPavel Machek #define CONFIG_FPGA
1085095ee08SPavel Machek #define CONFIG_FPGA_ALTERA
1095095ee08SPavel Machek #define CONFIG_FPGA_SOCFPGA
1105095ee08SPavel Machek #define CONFIG_FPGA_COUNT		1
1115095ee08SPavel Machek #endif
1125095ee08SPavel Machek 
1135095ee08SPavel Machek /*
1145095ee08SPavel Machek  * L4 OSC1 Timer 0
1155095ee08SPavel Machek  */
1165095ee08SPavel Machek /* This timer uses eosc1, whose clock frequency is fixed at any condition. */
1175095ee08SPavel Machek #define CONFIG_SYS_TIMERBASE		SOCFPGA_OSC1TIMER0_ADDRESS
1185095ee08SPavel Machek #define CONFIG_SYS_TIMER_COUNTS_DOWN
1195095ee08SPavel Machek #define CONFIG_SYS_TIMER_COUNTER	(CONFIG_SYS_TIMERBASE + 0x4)
1205095ee08SPavel Machek #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
1215095ee08SPavel Machek #define CONFIG_SYS_TIMER_RATE		2400000
1225095ee08SPavel Machek #else
1235095ee08SPavel Machek #define CONFIG_SYS_TIMER_RATE		25000000
1245095ee08SPavel Machek #endif
1255095ee08SPavel Machek 
1265095ee08SPavel Machek /*
1275095ee08SPavel Machek  * L4 Watchdog
1285095ee08SPavel Machek  */
1295095ee08SPavel Machek #ifdef CONFIG_HW_WATCHDOG
1305095ee08SPavel Machek #define CONFIG_DESIGNWARE_WATCHDOG
1315095ee08SPavel Machek #define CONFIG_DW_WDT_BASE		SOCFPGA_L4WD0_ADDRESS
1325095ee08SPavel Machek #define CONFIG_DW_WDT_CLOCK_KHZ		25000
133d0e932deSStefan Roese #define CONFIG_HW_WATCHDOG_TIMEOUT_MS	30000
1345095ee08SPavel Machek #endif
1355095ee08SPavel Machek 
1365095ee08SPavel Machek /*
1375095ee08SPavel Machek  * MMC Driver
1385095ee08SPavel Machek  */
1395095ee08SPavel Machek #ifdef CONFIG_CMD_MMC
1405095ee08SPavel Machek #define CONFIG_BOUNCE_BUFFER
1415095ee08SPavel Machek /* FIXME */
1425095ee08SPavel Machek /* using smaller max blk cnt to avoid flooding the limited stack we have */
1435095ee08SPavel Machek #define CONFIG_SYS_MMC_MAX_BLK_COUNT	256	/* FIXME -- SPL only? */
1445095ee08SPavel Machek #endif
1455095ee08SPavel Machek 
1465095ee08SPavel Machek /*
147c339ea5bSMarek Vasut  * NAND Support
148c339ea5bSMarek Vasut  */
149c339ea5bSMarek Vasut #ifdef CONFIG_NAND_DENALI
150c339ea5bSMarek Vasut #define CONFIG_SYS_MAX_NAND_DEVICE	1
151c339ea5bSMarek Vasut #define CONFIG_SYS_NAND_MAX_CHIPS	1
152c339ea5bSMarek Vasut #define CONFIG_SYS_NAND_ONFI_DETECTION
153c339ea5bSMarek Vasut #define CONFIG_NAND_DENALI_ECC_SIZE	512
154c339ea5bSMarek Vasut #define CONFIG_SYS_NAND_REGS_BASE	SOCFPGA_NANDREGS_ADDRESS
155c339ea5bSMarek Vasut #define CONFIG_SYS_NAND_DATA_BASE	SOCFPGA_NANDDATA_ADDRESS
156c339ea5bSMarek Vasut #define CONFIG_SYS_NAND_BASE		(CONFIG_SYS_NAND_DATA_BASE + 0x10)
157c339ea5bSMarek Vasut #endif
158c339ea5bSMarek Vasut 
159c339ea5bSMarek Vasut /*
160ebcaf966SStefan Roese  * I2C support
161ebcaf966SStefan Roese  */
162ebcaf966SStefan Roese #define CONFIG_SYS_I2C
163ebcaf966SStefan Roese #define CONFIG_SYS_I2C_BUS_MAX		4
164ebcaf966SStefan Roese #define CONFIG_SYS_I2C_BASE		SOCFPGA_I2C0_ADDRESS
165ebcaf966SStefan Roese #define CONFIG_SYS_I2C_BASE1		SOCFPGA_I2C1_ADDRESS
166ebcaf966SStefan Roese #define CONFIG_SYS_I2C_BASE2		SOCFPGA_I2C2_ADDRESS
167ebcaf966SStefan Roese #define CONFIG_SYS_I2C_BASE3		SOCFPGA_I2C3_ADDRESS
168ebcaf966SStefan Roese /* Using standard mode which the speed up to 100Kb/s */
169ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SPEED		100000
170ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SPEED1		100000
171ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SPEED2		100000
172ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SPEED3		100000
173ebcaf966SStefan Roese /* Address of device when used as slave */
174ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SLAVE		0x02
175ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SLAVE1		0x02
176ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SLAVE2		0x02
177ebcaf966SStefan Roese #define CONFIG_SYS_I2C_SLAVE3		0x02
178ebcaf966SStefan Roese #ifndef __ASSEMBLY__
179ebcaf966SStefan Roese /* Clock supplied to I2C controller in unit of MHz */
180ebcaf966SStefan Roese unsigned int cm_get_l4_sp_clk_hz(void);
181ebcaf966SStefan Roese #define IC_CLK				(cm_get_l4_sp_clk_hz() / 1000000)
182ebcaf966SStefan Roese #endif
1837fb0f596SStefan Roese 
1847fb0f596SStefan Roese /*
1857fb0f596SStefan Roese  * QSPI support
1867fb0f596SStefan Roese  */
1877fb0f596SStefan Roese /* Enable multiple SPI NOR flash manufacturers */
188cbc9544dSMarek Vasut #ifndef CONFIG_SPL_BUILD
1897fb0f596SStefan Roese #define CONFIG_SPI_FLASH_MTD
19055b4312bSMarek Vasut #define CONFIG_CMD_MTDPARTS
19155b4312bSMarek Vasut #define CONFIG_MTD_DEVICE
19255b4312bSMarek Vasut #define CONFIG_MTD_PARTITIONS
19355702fe2SChin Liang See #define MTDIDS_DEFAULT			"nor0=ff705000.spi.0"
194cbc9544dSMarek Vasut #endif
1957fb0f596SStefan Roese /* QSPI reference clock */
1967fb0f596SStefan Roese #ifndef __ASSEMBLY__
1977fb0f596SStefan Roese unsigned int cm_get_qspi_controller_clk_hz(void);
1987fb0f596SStefan Roese #define CONFIG_CQSPI_REF_CLK		cm_get_qspi_controller_clk_hz()
1997fb0f596SStefan Roese #endif
2007fb0f596SStefan Roese #define CONFIG_CQSPI_DECODER		0
20157897c13SVignesh R #define CONFIG_BOUNCE_BUFFER
202ebcaf966SStefan Roese 
2030c745d00SMarek Vasut /*
2040c745d00SMarek Vasut  * Designware SPI support
2050c745d00SMarek Vasut  */
206a6e73591SStefan Roese 
2075095ee08SPavel Machek /*
2085095ee08SPavel Machek  * Serial Driver
2095095ee08SPavel Machek  */
2105095ee08SPavel Machek #define CONFIG_SYS_NS16550_SERIAL
2115095ee08SPavel Machek #define CONFIG_SYS_NS16550_REG_SIZE	-4
2125095ee08SPavel Machek #define CONFIG_SYS_NS16550_COM1		SOCFPGA_UART0_ADDRESS
2135095ee08SPavel Machek #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
2145095ee08SPavel Machek #define CONFIG_SYS_NS16550_CLK		1000000
2155095ee08SPavel Machek #else
2165095ee08SPavel Machek #define CONFIG_SYS_NS16550_CLK		100000000
2175095ee08SPavel Machek #endif
2185095ee08SPavel Machek #define CONFIG_CONS_INDEX		1
2195095ee08SPavel Machek 
2205095ee08SPavel Machek /*
22120cadbbeSMarek Vasut  * USB
22220cadbbeSMarek Vasut  */
22320cadbbeSMarek Vasut #ifdef CONFIG_CMD_USB
22420cadbbeSMarek Vasut #define CONFIG_USB_DWC2
22520cadbbeSMarek Vasut #endif
22620cadbbeSMarek Vasut 
22720cadbbeSMarek Vasut /*
2280223a95cSMarek Vasut  * USB Gadget (DFU, UMS)
2290223a95cSMarek Vasut  */
2300223a95cSMarek Vasut #if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
23101acd6abSPaul Kocialkowski #define CONFIG_USB_FUNCTION_MASS_STORAGE
2320223a95cSMarek Vasut 
233*55ce55faSMarek Vasut #define CONFIG_SYS_DFU_DATA_BUF_SIZE	(16 * 1024 * 1024)
2340223a95cSMarek Vasut #define DFU_DEFAULT_POLL_TIMEOUT	300
2350223a95cSMarek Vasut 
2360223a95cSMarek Vasut /* USB IDs */
237e6c0bc06SSam Protsenko #define CONFIG_G_DNL_UMS_VENDOR_NUM	0x0525
238e6c0bc06SSam Protsenko #define CONFIG_G_DNL_UMS_PRODUCT_NUM	0xA4A5
2390223a95cSMarek Vasut #endif
2400223a95cSMarek Vasut 
2410223a95cSMarek Vasut /*
2425095ee08SPavel Machek  * U-Boot environment
2435095ee08SPavel Machek  */
244ead2fb29SStefan Roese #if !defined(CONFIG_ENV_SIZE)
2455095ee08SPavel Machek #define CONFIG_ENV_SIZE			4096
246ead2fb29SStefan Roese #endif
2475095ee08SPavel Machek 
24879cc48e7SChin Liang See /* Environment for SDMMC boot */
24979cc48e7SChin Liang See #if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
25079cc48e7SChin Liang See #define CONFIG_SYS_MMC_ENV_DEV		0	/* device 0 */
25179cc48e7SChin Liang See #define CONFIG_ENV_OFFSET		512	/* just after the MBR */
25279cc48e7SChin Liang See #endif
25379cc48e7SChin Liang See 
254ec8b7528SChin Liang See /* Environment for QSPI boot */
255ec8b7528SChin Liang See #if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
256ec8b7528SChin Liang See #define CONFIG_ENV_OFFSET		0x00100000
257ec8b7528SChin Liang See #define CONFIG_ENV_SECT_SIZE		(64 * 1024)
258ec8b7528SChin Liang See #endif
259ec8b7528SChin Liang See 
2605095ee08SPavel Machek /*
26155702fe2SChin Liang See  * mtd partitioning for serial NOR flash
26255702fe2SChin Liang See  *
26355702fe2SChin Liang See  * device nor0 <ff705000.spi.0>, # parts = 6
26455702fe2SChin Liang See  * #: name                size            offset          mask_flags
26555702fe2SChin Liang See  * 0: u-boot              0x00100000      0x00000000      0
26655702fe2SChin Liang See  * 1: env1                0x00040000      0x00100000      0
26755702fe2SChin Liang See  * 2: env2                0x00040000      0x00140000      0
26855702fe2SChin Liang See  * 3: UBI                 0x03e80000      0x00180000      0
26955702fe2SChin Liang See  * 4: boot                0x00e80000      0x00180000      0
27055702fe2SChin Liang See  * 5: rootfs              0x01000000      0x01000000      0
27155702fe2SChin Liang See  *
27255702fe2SChin Liang See  */
27355702fe2SChin Liang See #if defined(CONFIG_CMD_SF) && !defined(MTDPARTS_DEFAULT)
27455702fe2SChin Liang See #define MTDPARTS_DEFAULT	"mtdparts=ff705000.spi.0:"\
27555702fe2SChin Liang See 				"1m(u-boot),"		\
27655702fe2SChin Liang See 				"256k(env1),"		\
27755702fe2SChin Liang See 				"256k(env2),"		\
27855702fe2SChin Liang See 				"14848k(boot),"		\
27955702fe2SChin Liang See 				"16m(rootfs),"		\
28055702fe2SChin Liang See 				"-@1536k(UBI)\0"
28155702fe2SChin Liang See #endif
28255702fe2SChin Liang See 
2836cdd465cSChin Liang See /* UBI and UBIFS support */
2846cdd465cSChin Liang See #if defined(CONFIG_CMD_SF) || defined(CONFIG_CMD_NAND)
2856cdd465cSChin Liang See #define CONFIG_CMD_UBIFS
2866cdd465cSChin Liang See #define CONFIG_RBTREE
2876cdd465cSChin Liang See #define CONFIG_LZO
2886cdd465cSChin Liang See #endif
2896cdd465cSChin Liang See 
29055702fe2SChin Liang See /*
2915095ee08SPavel Machek  * SPL
29234584d19SMarek Vasut  *
29334584d19SMarek Vasut  * SRAM Memory layout:
29434584d19SMarek Vasut  *
29534584d19SMarek Vasut  * 0xFFFF_0000 ...... Start of SRAM
29634584d19SMarek Vasut  * 0xFFFF_xxxx ...... Top of stack (grows down)
29734584d19SMarek Vasut  * 0xFFFF_yyyy ...... Malloc area
29834584d19SMarek Vasut  * 0xFFFF_zzzz ...... Global Data
29934584d19SMarek Vasut  * 0xFFFF_FF00 ...... End of SRAM
3005095ee08SPavel Machek  */
3015095ee08SPavel Machek #define CONFIG_SPL_FRAMEWORK
30234584d19SMarek Vasut #define CONFIG_SPL_TEXT_BASE		CONFIG_SYS_INIT_RAM_ADDR
3036868160aSDinh Nguyen #define CONFIG_SPL_MAX_SIZE		(64 * 1024)
3045095ee08SPavel Machek 
305d3f34e75SMarek Vasut /* SPL SDMMC boot support */
306d3f34e75SMarek Vasut #ifdef CONFIG_SPL_MMC_SUPPORT
307d3f34e75SMarek Vasut #if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
308d3f34e75SMarek Vasut #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION	2
309d3f34e75SMarek Vasut #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME		"u-boot-dtb.img"
310d3f34e75SMarek Vasut #endif
311d3f34e75SMarek Vasut #endif
3125095ee08SPavel Machek 
313346d6f56SMarek Vasut /* SPL QSPI boot support */
314346d6f56SMarek Vasut #ifdef CONFIG_SPL_SPI_SUPPORT
315346d6f56SMarek Vasut #define CONFIG_SPL_SPI_LOAD
316346d6f56SMarek Vasut #define CONFIG_SYS_SPI_U_BOOT_OFFS	0x40000
317346d6f56SMarek Vasut #endif
318346d6f56SMarek Vasut 
319c339ea5bSMarek Vasut /* SPL NAND boot support */
320c339ea5bSMarek Vasut #ifdef CONFIG_SPL_NAND_SUPPORT
321c339ea5bSMarek Vasut #define CONFIG_SYS_NAND_USE_FLASH_BBT
322c339ea5bSMarek Vasut #define CONFIG_SYS_NAND_BAD_BLOCK_POS	0
323c339ea5bSMarek Vasut #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x40000
324c339ea5bSMarek Vasut #endif
325c339ea5bSMarek Vasut 
326a717b811SDinh Nguyen /*
327a717b811SDinh Nguyen  * Stack setup
328a717b811SDinh Nguyen  */
329a717b811SDinh Nguyen #define CONFIG_SPL_STACK		CONFIG_SYS_INIT_SP_ADDR
330a717b811SDinh Nguyen 
33148275c96SDinh Nguyen #endif	/* __CONFIG_SOCFPGA_COMMON_H__ */
332