15095ee08SPavel Machek /* 25095ee08SPavel Machek * Copyright (C) 2012 Altera Corporation <www.altera.com> 35095ee08SPavel Machek * 45095ee08SPavel Machek * SPDX-License-Identifier: GPL-2.0+ 55095ee08SPavel Machek */ 65095ee08SPavel Machek #ifndef __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__ 75095ee08SPavel Machek #define __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__ 85095ee08SPavel Machek 95095ee08SPavel Machek #define CONFIG_SYS_GENERIC_BOARD 105095ee08SPavel Machek 115095ee08SPavel Machek /* Virtual target or real hardware */ 125095ee08SPavel Machek #undef CONFIG_SOCFPGA_VIRTUAL_TARGET 135095ee08SPavel Machek 145095ee08SPavel Machek #define CONFIG_ARMV7 155095ee08SPavel Machek #define CONFIG_SYS_THUMB_BUILD 165095ee08SPavel Machek 175095ee08SPavel Machek #define CONFIG_SOCFPGA 185095ee08SPavel Machek 195095ee08SPavel Machek /* 205095ee08SPavel Machek * High level configuration 215095ee08SPavel Machek */ 225095ee08SPavel Machek #define CONFIG_DISPLAY_CPUINFO 235095ee08SPavel Machek #define CONFIG_DISPLAY_BOARDINFO 245095ee08SPavel Machek #define CONFIG_BOARD_EARLY_INIT_F 25fc520894SMarek Vasut #define CONFIG_ARCH_EARLY_INIT_R 265095ee08SPavel Machek #define CONFIG_SYS_NO_FLASH 275095ee08SPavel Machek #define CONFIG_CLOCKS 285095ee08SPavel Machek 295095ee08SPavel Machek #define CONFIG_FIT 305095ee08SPavel Machek #define CONFIG_OF_LIBFDT 315095ee08SPavel Machek #define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024) 325095ee08SPavel Machek 335095ee08SPavel Machek #define CONFIG_TIMESTAMP /* Print image info with timestamp */ 345095ee08SPavel Machek 355095ee08SPavel Machek /* 365095ee08SPavel Machek * Memory configurations 375095ee08SPavel Machek */ 385095ee08SPavel Machek #define CONFIG_NR_DRAM_BANKS 1 395095ee08SPavel Machek #define PHYS_SDRAM_1 0x0 40*0223a95cSMarek Vasut #define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024) 415095ee08SPavel Machek #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1 425095ee08SPavel Machek #define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE 435095ee08SPavel Machek 445095ee08SPavel Machek #define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000 455095ee08SPavel Machek #define CONFIG_SYS_INIT_RAM_SIZE (0x10000 - 0x100) 465095ee08SPavel Machek #define CONFIG_SYS_INIT_SP_ADDR \ 475095ee08SPavel Machek (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE - \ 485095ee08SPavel Machek GENERATED_GBL_DATA_SIZE) 495095ee08SPavel Machek 505095ee08SPavel Machek #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 515095ee08SPavel Machek #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET 525095ee08SPavel Machek #define CONFIG_SYS_TEXT_BASE 0x08000040 535095ee08SPavel Machek #else 545095ee08SPavel Machek #define CONFIG_SYS_TEXT_BASE 0x01000040 555095ee08SPavel Machek #endif 565095ee08SPavel Machek 575095ee08SPavel Machek /* 585095ee08SPavel Machek * U-Boot general configurations 595095ee08SPavel Machek */ 605095ee08SPavel Machek #define CONFIG_SYS_LONGHELP 615095ee08SPavel Machek #define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */ 625095ee08SPavel Machek #define CONFIG_SYS_PBSIZE \ 635095ee08SPavel Machek (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 645095ee08SPavel Machek /* Print buffer size */ 655095ee08SPavel Machek #define CONFIG_SYS_MAXARGS 32 /* Max number of command args */ 665095ee08SPavel Machek #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 675095ee08SPavel Machek /* Boot argument buffer size */ 685095ee08SPavel Machek #define CONFIG_VERSION_VARIABLE /* U-BOOT version */ 695095ee08SPavel Machek #define CONFIG_AUTO_COMPLETE /* Command auto complete */ 705095ee08SPavel Machek #define CONFIG_CMDLINE_EDITING /* Command history etc */ 715095ee08SPavel Machek #define CONFIG_SYS_HUSH_PARSER 725095ee08SPavel Machek 735095ee08SPavel Machek /* 745095ee08SPavel Machek * Cache 755095ee08SPavel Machek */ 765095ee08SPavel Machek #define CONFIG_SYS_ARM_CACHE_WRITEALLOC 775095ee08SPavel Machek #define CONFIG_SYS_CACHELINE_SIZE 32 785095ee08SPavel Machek #define CONFIG_SYS_L2_PL310 795095ee08SPavel Machek #define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS 805095ee08SPavel Machek 815095ee08SPavel Machek /* 825095ee08SPavel Machek * Ethernet on SoC (EMAC) 835095ee08SPavel Machek */ 845095ee08SPavel Machek #if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET) 855095ee08SPavel Machek #define CONFIG_DESIGNWARE_ETH 865095ee08SPavel Machek #define CONFIG_NET_MULTI 875095ee08SPavel Machek #define CONFIG_DW_ALTDESCRIPTOR 885095ee08SPavel Machek #define CONFIG_MII 895095ee08SPavel Machek #define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ) 905095ee08SPavel Machek #define CONFIG_PHYLIB 915095ee08SPavel Machek #define CONFIG_PHY_GIGE 925095ee08SPavel Machek #endif 935095ee08SPavel Machek 945095ee08SPavel Machek /* 955095ee08SPavel Machek * FPGA Driver 965095ee08SPavel Machek */ 975095ee08SPavel Machek #ifdef CONFIG_CMD_FPGA 985095ee08SPavel Machek #define CONFIG_FPGA 995095ee08SPavel Machek #define CONFIG_FPGA_ALTERA 1005095ee08SPavel Machek #define CONFIG_FPGA_SOCFPGA 1015095ee08SPavel Machek #define CONFIG_FPGA_COUNT 1 1025095ee08SPavel Machek #endif 1035095ee08SPavel Machek 1045095ee08SPavel Machek /* 1055095ee08SPavel Machek * L4 OSC1 Timer 0 1065095ee08SPavel Machek */ 1075095ee08SPavel Machek /* This timer uses eosc1, whose clock frequency is fixed at any condition. */ 1085095ee08SPavel Machek #define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS 1095095ee08SPavel Machek #define CONFIG_SYS_TIMER_COUNTS_DOWN 1105095ee08SPavel Machek #define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4) 1115095ee08SPavel Machek #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET 1125095ee08SPavel Machek #define CONFIG_SYS_TIMER_RATE 2400000 1135095ee08SPavel Machek #else 1145095ee08SPavel Machek #define CONFIG_SYS_TIMER_RATE 25000000 1155095ee08SPavel Machek #endif 1165095ee08SPavel Machek 1175095ee08SPavel Machek /* 1185095ee08SPavel Machek * L4 Watchdog 1195095ee08SPavel Machek */ 1205095ee08SPavel Machek #ifdef CONFIG_HW_WATCHDOG 1215095ee08SPavel Machek #define CONFIG_DESIGNWARE_WATCHDOG 1225095ee08SPavel Machek #define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS 1235095ee08SPavel Machek #define CONFIG_DW_WDT_CLOCK_KHZ 25000 1245095ee08SPavel Machek #define CONFIG_HW_WATCHDOG_TIMEOUT_MS 12000 1255095ee08SPavel Machek #endif 1265095ee08SPavel Machek 1275095ee08SPavel Machek /* 1285095ee08SPavel Machek * MMC Driver 1295095ee08SPavel Machek */ 1305095ee08SPavel Machek #ifdef CONFIG_CMD_MMC 1315095ee08SPavel Machek #define CONFIG_MMC 1325095ee08SPavel Machek #define CONFIG_BOUNCE_BUFFER 1335095ee08SPavel Machek #define CONFIG_GENERIC_MMC 1345095ee08SPavel Machek #define CONFIG_DWMMC 1355095ee08SPavel Machek #define CONFIG_SOCFPGA_DWMMC 1365095ee08SPavel Machek #define CONFIG_SOCFPGA_DWMMC_FIFO_DEPTH 1024 1375095ee08SPavel Machek #define CONFIG_SOCFPGA_DWMMC_DRVSEL 3 1385095ee08SPavel Machek #define CONFIG_SOCFPGA_DWMMC_SMPSEL 0 1395095ee08SPavel Machek /* FIXME */ 1405095ee08SPavel Machek /* using smaller max blk cnt to avoid flooding the limited stack we have */ 1415095ee08SPavel Machek #define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */ 1425095ee08SPavel Machek #endif 1435095ee08SPavel Machek 1445095ee08SPavel Machek /* 1455095ee08SPavel Machek * Serial Driver 1465095ee08SPavel Machek */ 1475095ee08SPavel Machek #define CONFIG_SYS_NS16550 1485095ee08SPavel Machek #define CONFIG_SYS_NS16550_SERIAL 1495095ee08SPavel Machek #define CONFIG_SYS_NS16550_REG_SIZE -4 1505095ee08SPavel Machek #define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS 1515095ee08SPavel Machek #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET 1525095ee08SPavel Machek #define CONFIG_SYS_NS16550_CLK 1000000 1535095ee08SPavel Machek #else 1545095ee08SPavel Machek #define CONFIG_SYS_NS16550_CLK 100000000 1555095ee08SPavel Machek #endif 1565095ee08SPavel Machek #define CONFIG_CONS_INDEX 1 1575095ee08SPavel Machek #define CONFIG_BAUDRATE 115200 1585095ee08SPavel Machek 1595095ee08SPavel Machek /* 16020cadbbeSMarek Vasut * USB 16120cadbbeSMarek Vasut */ 16220cadbbeSMarek Vasut #ifdef CONFIG_CMD_USB 16320cadbbeSMarek Vasut #define CONFIG_USB_DWC2 16420cadbbeSMarek Vasut #define CONFIG_USB_STORAGE 16520cadbbeSMarek Vasut /* 16620cadbbeSMarek Vasut * NOTE: User must define either of the following to select which 16720cadbbeSMarek Vasut * of the two USB controllers available on SoCFPGA to use. 16820cadbbeSMarek Vasut * The DWC2 driver doesn't support multiple USB controllers. 16920cadbbeSMarek Vasut * #define CONFIG_USB_DWC2_REG_ADDR SOCFPGA_USB0_ADDRESS 17020cadbbeSMarek Vasut * #define CONFIG_USB_DWC2_REG_ADDR SOCFPGA_USB1_ADDRESS 17120cadbbeSMarek Vasut */ 17220cadbbeSMarek Vasut #endif 17320cadbbeSMarek Vasut 17420cadbbeSMarek Vasut /* 175*0223a95cSMarek Vasut * USB Gadget (DFU, UMS) 176*0223a95cSMarek Vasut */ 177*0223a95cSMarek Vasut #if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE) 178*0223a95cSMarek Vasut #define CONFIG_USB_GADGET 179*0223a95cSMarek Vasut #define CONFIG_USB_GADGET_S3C_UDC_OTG 180*0223a95cSMarek Vasut #define CONFIG_USB_GADGET_DUALSPEED 181*0223a95cSMarek Vasut #define CONFIG_USB_GADGET_VBUS_DRAW 2 182*0223a95cSMarek Vasut 183*0223a95cSMarek Vasut /* USB Composite download gadget - g_dnl */ 184*0223a95cSMarek Vasut #define CONFIG_USBDOWNLOAD_GADGET 185*0223a95cSMarek Vasut #define CONFIG_USB_GADGET_MASS_STORAGE 186*0223a95cSMarek Vasut 187*0223a95cSMarek Vasut #define CONFIG_DFU_FUNCTION 188*0223a95cSMarek Vasut #define CONFIG_DFU_MMC 189*0223a95cSMarek Vasut #define CONFIG_SYS_DFU_DATA_BUF_SIZE (32 * 1024 * 1024) 190*0223a95cSMarek Vasut #define DFU_DEFAULT_POLL_TIMEOUT 300 191*0223a95cSMarek Vasut 192*0223a95cSMarek Vasut /* USB IDs */ 193*0223a95cSMarek Vasut #define CONFIG_G_DNL_VENDOR_NUM 0x0525 /* NetChip */ 194*0223a95cSMarek Vasut #define CONFIG_G_DNL_PRODUCT_NUM 0xA4A5 /* Linux-USB File-backed Storage Gadget */ 195*0223a95cSMarek Vasut #define CONFIG_G_DNL_UMS_VENDOR_NUM CONFIG_G_DNL_VENDOR_NUM 196*0223a95cSMarek Vasut #define CONFIG_G_DNL_UMS_PRODUCT_NUM CONFIG_G_DNL_PRODUCT_NUM 197*0223a95cSMarek Vasut #ifndef CONFIG_G_DNL_MANUFACTURER 198*0223a95cSMarek Vasut #define CONFIG_G_DNL_MANUFACTURER "Altera" 199*0223a95cSMarek Vasut #endif 200*0223a95cSMarek Vasut #endif 201*0223a95cSMarek Vasut 202*0223a95cSMarek Vasut /* 2035095ee08SPavel Machek * U-Boot environment 2045095ee08SPavel Machek */ 2055095ee08SPavel Machek #define CONFIG_SYS_CONSOLE_IS_IN_ENV 2065095ee08SPavel Machek #define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE 2075095ee08SPavel Machek #define CONFIG_SYS_CONSOLE_ENV_OVERWRITE 2085095ee08SPavel Machek #define CONFIG_ENV_IS_NOWHERE 2095095ee08SPavel Machek #define CONFIG_ENV_SIZE 4096 2105095ee08SPavel Machek 2115095ee08SPavel Machek /* 2125095ee08SPavel Machek * SPL 21334584d19SMarek Vasut * 21434584d19SMarek Vasut * SRAM Memory layout: 21534584d19SMarek Vasut * 21634584d19SMarek Vasut * 0xFFFF_0000 ...... Start of SRAM 21734584d19SMarek Vasut * 0xFFFF_xxxx ...... Top of stack (grows down) 21834584d19SMarek Vasut * 0xFFFF_yyyy ...... Malloc area 21934584d19SMarek Vasut * 0xFFFF_zzzz ...... Global Data 22034584d19SMarek Vasut * 0xFFFF_FF00 ...... End of SRAM 2215095ee08SPavel Machek */ 2225095ee08SPavel Machek #define CONFIG_SPL_FRAMEWORK 2235095ee08SPavel Machek #define CONFIG_SPL_BOARD_INIT 2245095ee08SPavel Machek #define CONFIG_SPL_RAM_DEVICE 22534584d19SMarek Vasut #define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR 22634584d19SMarek Vasut #define CONFIG_SYS_SPL_MALLOC_START CONFIG_SYS_INIT_SP_ADDR 22734584d19SMarek Vasut #define CONFIG_SYS_SPL_MALLOC_SIZE (5 * 1024) 2285095ee08SPavel Machek 2295095ee08SPavel Machek #define CHUNKSZ_CRC32 (1 * 1024) /* FIXME: ewww */ 2305095ee08SPavel Machek #define CONFIG_CRC32_VERIFY 2315095ee08SPavel Machek 2325095ee08SPavel Machek /* Linker script for SPL */ 2335095ee08SPavel Machek #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv7/socfpga/u-boot-spl.lds" 2345095ee08SPavel Machek 2355095ee08SPavel Machek #define CONFIG_SPL_LIBCOMMON_SUPPORT 2365095ee08SPavel Machek #define CONFIG_SPL_LIBGENERIC_SUPPORT 2375095ee08SPavel Machek #define CONFIG_SPL_WATCHDOG_SUPPORT 2385095ee08SPavel Machek #define CONFIG_SPL_SERIAL_SUPPORT 2395095ee08SPavel Machek 2405095ee08SPavel Machek #ifdef CONFIG_SPL_BUILD 2415095ee08SPavel Machek #undef CONFIG_PARTITIONS 2425095ee08SPavel Machek #endif 2435095ee08SPavel Machek 2445095ee08SPavel Machek #endif /* __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__ */ 245