xref: /rk3399_rockchip-uboot/include/configs/snapper9260.h (revision ea818dbbcd59300b56014ac2d67798a54994eb9b)
1b8d41ddaSRyan Mallon /*
2b8d41ddaSRyan Mallon  * Bluewater Systems Snapper 9260 and 9G20 modules
3b8d41ddaSRyan Mallon  *
4b8d41ddaSRyan Mallon  * (C) Copyright 2011 Bluewater Systems
5b8d41ddaSRyan Mallon  *   Author: Andre Renaud <andre@bluewatersys.com>
6b8d41ddaSRyan Mallon  *   Author: Ryan Mallon <ryan@bluewatersys.com>
7b8d41ddaSRyan Mallon  *
8b8d41ddaSRyan Mallon  * See file CREDITS for list of people who contributed to this
9b8d41ddaSRyan Mallon  * project.
10b8d41ddaSRyan Mallon  *
11b8d41ddaSRyan Mallon  * This program is free software; you can redistribute it and/or
12b8d41ddaSRyan Mallon  * modify it under the terms of the GNU General Public License as
13b8d41ddaSRyan Mallon  * published by the Free Software Foundation; either version 2 of
14b8d41ddaSRyan Mallon  * the License, or (at your option) any later version.
15b8d41ddaSRyan Mallon  *
16b8d41ddaSRyan Mallon  * This program is distributed in the hope that it will be useful,
17b8d41ddaSRyan Mallon  * but WITHOUT ANY WARRANTY; without even the implied warranty of
18b8d41ddaSRyan Mallon  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
19b8d41ddaSRyan Mallon  * GNU General Public License for more details.
20b8d41ddaSRyan Mallon  *
21b8d41ddaSRyan Mallon  * You should have received a copy of the GNU General Public License
22b8d41ddaSRyan Mallon  * along with this program; if not, write to the Free Software
23b8d41ddaSRyan Mallon  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24b8d41ddaSRyan Mallon  * MA 02111-1307 USA
25b8d41ddaSRyan Mallon  */
26b8d41ddaSRyan Mallon 
27b8d41ddaSRyan Mallon #ifndef __CONFIG_H
28b8d41ddaSRyan Mallon #define __CONFIG_H
29b8d41ddaSRyan Mallon 
30b8d41ddaSRyan Mallon /* SoC type is defined in boards.cfg */
31b8d41ddaSRyan Mallon #include <asm/hardware.h>
32b8d41ddaSRyan Mallon #include <asm/sizes.h>
33b8d41ddaSRyan Mallon 
34b8d41ddaSRyan Mallon #define CONFIG_SYS_TEXT_BASE		0x20000000
35b8d41ddaSRyan Mallon 
36b8d41ddaSRyan Mallon /* ARM asynchronous clock */
37b8d41ddaSRyan Mallon #define CONFIG_SYS_AT91_MAIN_CLOCK	18432000 /* External Crystal, in Hz */
38b8d41ddaSRyan Mallon #define CONFIG_SYS_AT91_SLOW_CLOCK	32768
39b8d41ddaSRyan Mallon #define CONFIG_SYS_HZ			1000
40b8d41ddaSRyan Mallon 
41b8d41ddaSRyan Mallon /* CPU */
42b8d41ddaSRyan Mallon #define CONFIG_ARCH_CPU_INIT
43b8d41ddaSRyan Mallon 
44b8d41ddaSRyan Mallon #define CONFIG_CMDLINE_TAG		/* enable passing of ATAGs	*/
45b8d41ddaSRyan Mallon #define CONFIG_SETUP_MEMORY_TAGS
46b8d41ddaSRyan Mallon #define CONFIG_INITRD_TAG
47b8d41ddaSRyan Mallon #define CONFIG_SKIP_LOWLEVEL_INIT
48b8d41ddaSRyan Mallon #define CONFIG_SKIP_RELOCATE_UBOOT
49b8d41ddaSRyan Mallon #define CONFIG_DISPLAY_CPUINFO
50b8d41ddaSRyan Mallon #define CONFIG_FIT
51b8d41ddaSRyan Mallon 
52b8d41ddaSRyan Mallon /* SDRAM */
53b8d41ddaSRyan Mallon #define CONFIG_NR_DRAM_BANKS		1
54b8d41ddaSRyan Mallon #define CONFIG_SYS_SDRAM_BASE		ATMEL_BASE_CS1
55b8d41ddaSRyan Mallon #define CONFIG_SYS_SDRAM_SIZE		(64 * 1024 * 1024) /* 64MB */
56b8d41ddaSRyan Mallon #define CONFIG_SYS_INIT_SP_ADDR		(ATMEL_BASE_SRAM1 + 0x1000 - \
57b8d41ddaSRyan Mallon 					 GENERATED_GBL_DATA_SIZE)
58b8d41ddaSRyan Mallon 
59b8d41ddaSRyan Mallon /* Mem test settings */
60b8d41ddaSRyan Mallon #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE
61b8d41ddaSRyan Mallon #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_SDRAM_BASE + (1024 * 1024))
62b8d41ddaSRyan Mallon 
63b8d41ddaSRyan Mallon /* NAND Flash */
64b8d41ddaSRyan Mallon #define CONFIG_NAND_ATMEL
65b8d41ddaSRyan Mallon #define CONFIG_SYS_NO_FLASH
66b8d41ddaSRyan Mallon #define CONFIG_SYS_MAX_NAND_DEVICE	1
67b8d41ddaSRyan Mallon #define CONFIG_SYS_NAND_BASE		ATMEL_BASE_CS3
68b8d41ddaSRyan Mallon #define CONFIG_SYS_NAND_DBW_8
69b8d41ddaSRyan Mallon #define CONFIG_SYS_NAND_MASK_ALE	(1 << 21) /* AD21 */
70b8d41ddaSRyan Mallon #define CONFIG_SYS_NAND_MASK_CLE	(1 << 22) /* AD22 */
71b8d41ddaSRyan Mallon #define CONFIG_SYS_NAND_ENABLE_PIN	AT91_PIN_PC14
72b8d41ddaSRyan Mallon #define CONFIG_SYS_NAND_READY_PIN	AT91_PIN_PC13
73b8d41ddaSRyan Mallon 
74b8d41ddaSRyan Mallon /* Ethernet */
75b8d41ddaSRyan Mallon #define CONFIG_MACB
76b8d41ddaSRyan Mallon #define CONFIG_RMII
77b8d41ddaSRyan Mallon #define CONFIG_NET_RETRY_COUNT		20
78b8d41ddaSRyan Mallon #define CONFIG_RESET_PHY_R
79b8d41ddaSRyan Mallon #define CONFIG_TFTP_PORT
80b8d41ddaSRyan Mallon #define CONFIG_TFTP_TSIZE
81b8d41ddaSRyan Mallon 
82b8d41ddaSRyan Mallon /* USB */
83b8d41ddaSRyan Mallon #define CONFIG_USB_ATMEL
84b8d41ddaSRyan Mallon #define CONFIG_USB_OHCI_NEW
85b8d41ddaSRyan Mallon #define CONFIG_DOS_PARTITION
86b8d41ddaSRyan Mallon #define CONFIG_SYS_USB_OHCI_CPU_INIT
87b8d41ddaSRyan Mallon #define CONFIG_SYS_USB_OHCI_REGS_BASE	ATMEL_UHP_BASE
88b8d41ddaSRyan Mallon #define CONFIG_SYS_USB_OHCI_SLOT_NAME	"at91sam9260"
89b8d41ddaSRyan Mallon #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	2
90b8d41ddaSRyan Mallon #define CONFIG_USB_STORAGE
91b8d41ddaSRyan Mallon 
92b8d41ddaSRyan Mallon /* GPIOs and IO expander */
93b8d41ddaSRyan Mallon #define CONFIG_AT91_LEGACY
94b8d41ddaSRyan Mallon #define CONFIG_ATMEL_LEGACY
95b8d41ddaSRyan Mallon #define CONFIG_AT91_GPIO
96b8d41ddaSRyan Mallon #define CONFIG_AT91_GPIO_PULLUP		1
97b8d41ddaSRyan Mallon #define CONFIG_PCA953X
98b8d41ddaSRyan Mallon #define CONFIG_SYS_I2C_PCA953X_ADDR	0x28
99b8d41ddaSRyan Mallon #define CONFIG_SYS_I2C_PCA953X_WIDTH	{ {0x28, 16} }
100b8d41ddaSRyan Mallon 
101b8d41ddaSRyan Mallon /* UARTs/Serial console */
102b8d41ddaSRyan Mallon #define CONFIG_ATMEL_USART
103b8d41ddaSRyan Mallon #define CONFIG_USART_BASE		ATMEL_BASE_DBGU
104b8d41ddaSRyan Mallon #define CONFIG_USART_ID			ATMEL_ID_SYS
105b8d41ddaSRyan Mallon #define CONFIG_BAUDRATE			115200
106b8d41ddaSRyan Mallon #define CONFIG_SYS_PROMPT		"Snapper> "
107b8d41ddaSRyan Mallon 
108b8d41ddaSRyan Mallon /* I2C - Bit-bashed */
109*ea818dbbSHeiko Schocher #define CONFIG_SYS_I2C
110*ea818dbbSHeiko Schocher #define CONFIG_SYS_I2C_SOFT		/* I2C bit-banged */
111*ea818dbbSHeiko Schocher #define CONFIG_SYS_I2C_SOFT_SPEED	100000
112*ea818dbbSHeiko Schocher #define CONFIG_SYS_I2C_SOFT_SLAVE	0x7F
113b8d41ddaSRyan Mallon #define CONFIG_SOFT_I2C_READ_REPEATED_START
114b8d41ddaSRyan Mallon #define I2C_INIT do {							\
115b8d41ddaSRyan Mallon 		at91_set_gpio_output(AT91_PIN_PA23, 1);			\
116b8d41ddaSRyan Mallon 		at91_set_gpio_output(AT91_PIN_PA24, 1);			\
117b8d41ddaSRyan Mallon 		at91_set_pio_multi_drive(AT91_PIO_PORTA, 23, 1);	\
118b8d41ddaSRyan Mallon 		at91_set_pio_multi_drive(AT91_PIO_PORTA, 24, 1);	\
119b8d41ddaSRyan Mallon 	} while (0)
120b8d41ddaSRyan Mallon #define I2C_SOFT_DECLARATIONS
121b8d41ddaSRyan Mallon #define I2C_ACTIVE
122b8d41ddaSRyan Mallon #define I2C_TRISTATE	at91_set_gpio_input(AT91_PIN_PA23, 1);
123b8d41ddaSRyan Mallon #define I2C_READ	at91_get_gpio_value(AT91_PIN_PA23);
124b8d41ddaSRyan Mallon #define I2C_SDA(bit) do {						\
125b8d41ddaSRyan Mallon 		if (bit) {						\
126b8d41ddaSRyan Mallon 			at91_set_gpio_input(AT91_PIN_PA23, 1);		\
127b8d41ddaSRyan Mallon 		} else {						\
128b8d41ddaSRyan Mallon 			at91_set_gpio_output(AT91_PIN_PA23, 1);		\
129b8d41ddaSRyan Mallon 			at91_set_gpio_value(AT91_PIN_PA23, bit);	\
130b8d41ddaSRyan Mallon 		}							\
131b8d41ddaSRyan Mallon 	} while (0)
132b8d41ddaSRyan Mallon #define I2C_SCL(bit)	at91_set_pio_value(AT91_PIO_PORTA, 24, bit)
133b8d41ddaSRyan Mallon #define I2C_DELAY	udelay(2)
134b8d41ddaSRyan Mallon 
135b8d41ddaSRyan Mallon /* Boot options */
136b8d41ddaSRyan Mallon #define CONFIG_SYS_LOAD_ADDR		0x23000000
137b8d41ddaSRyan Mallon #define CONFIG_BOOTDELAY		3
138b8d41ddaSRyan Mallon #define CONFIG_ZERO_BOOTDELAY_CHECK
139b8d41ddaSRyan Mallon 
140b8d41ddaSRyan Mallon #define CONFIG_BOOTP_BOOTFILESIZE
141b8d41ddaSRyan Mallon #define CONFIG_BOOTP_BOOTPATH
142b8d41ddaSRyan Mallon #define CONFIG_BOOTP_GATEWAY
143b8d41ddaSRyan Mallon #define CONFIG_BOOTP_HOSTNAME
144b8d41ddaSRyan Mallon 
145b8d41ddaSRyan Mallon /* Environment settings */
146b8d41ddaSRyan Mallon #define CONFIG_ENV_IS_IN_NAND
147b8d41ddaSRyan Mallon #define CONFIG_ENV_OFFSET		(512 << 10)
148b8d41ddaSRyan Mallon #define CONFIG_ENV_SIZE			(256 << 10)
149b8d41ddaSRyan Mallon #define CONFIG_ENV_OVERWRITE
150b8d41ddaSRyan Mallon #define CONFIG_BOOTARGS			"console=ttyS0,115200 ip=any"
151b8d41ddaSRyan Mallon 
152b8d41ddaSRyan Mallon /* Console settings */
153b8d41ddaSRyan Mallon #define CONFIG_SYS_CBSIZE		256
154b8d41ddaSRyan Mallon #define CONFIG_SYS_MAXARGS		16
155b8d41ddaSRyan Mallon #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE +		\
156b8d41ddaSRyan Mallon 					 sizeof(CONFIG_SYS_PROMPT) + 16)
157b8d41ddaSRyan Mallon #define CONFIG_SYS_LONGHELP
158b8d41ddaSRyan Mallon #define CONFIG_CMDLINE_EDITING
159b8d41ddaSRyan Mallon #define CONFIG_AUTO_COMPLETE
160b8d41ddaSRyan Mallon #define CONFIG_SYS_HUSH_PARSER
161b8d41ddaSRyan Mallon 
162b8d41ddaSRyan Mallon /* U-Boot memory settings */
163b8d41ddaSRyan Mallon #define CONFIG_SYS_MALLOC_LEN		(1 << 20)
164b8d41ddaSRyan Mallon 
165b8d41ddaSRyan Mallon /* Command line configuration */
166b8d41ddaSRyan Mallon #include <config_cmd_default.h>
167b8d41ddaSRyan Mallon #undef CONFIG_CMD_BDI
168b8d41ddaSRyan Mallon #undef CONFIG_CMD_FPGA
169b8d41ddaSRyan Mallon #undef CONFIG_CMD_IMI
170b8d41ddaSRyan Mallon #undef CONFIG_CMD_IMLS
171b8d41ddaSRyan Mallon #undef CONFIG_CMD_LOADS
172b8d41ddaSRyan Mallon #undef CONFIG_CMD_SOURCE
173b8d41ddaSRyan Mallon 
174b8d41ddaSRyan Mallon #define CONFIG_CMD_PING
175b8d41ddaSRyan Mallon #define CONFIG_CMD_DHCP
176b8d41ddaSRyan Mallon #define CONFIG_CMD_FAT
177b8d41ddaSRyan Mallon #define CONFIG_CMD_I2C
178b8d41ddaSRyan Mallon #undef CONFIG_CMD_GPIO
179b8d41ddaSRyan Mallon #define CONFIG_CMD_USB
180b8d41ddaSRyan Mallon #define CONFIG_CMD_MII
181b8d41ddaSRyan Mallon #define CONFIG_CMD_NAND
182b8d41ddaSRyan Mallon #define CONFIG_CMD_PCA953X
183b8d41ddaSRyan Mallon #define CONFIG_CMD_PCA953X_INFO
184b8d41ddaSRyan Mallon 
185b8d41ddaSRyan Mallon #endif /* __CONFIG_H */
186