1 /* 2 * Configuation settings for the Renesas Technology R0P7785LC0011RL board 3 * 4 * Copyright (C) 2008 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com> 5 * 6 * SPDX-License-Identifier: GPL-2.0+ 7 */ 8 9 #ifndef __SH7785LCR_H 10 #define __SH7785LCR_H 11 12 #undef DEBUG 13 #define CONFIG_CPU_SH7785 1 14 #define CONFIG_SH7785LCR 1 15 16 #define CONFIG_CMD_PCI 17 #define CONFIG_CMD_SDRAM 18 #define CONFIG_CMD_SH_ZIMAGEBOOT 19 20 #define CONFIG_DOS_PARTITION 21 #define CONFIG_MAC_PARTITION 22 23 #define CONFIG_BAUDRATE 115200 24 #define CONFIG_BOOTARGS "console=ttySC1,115200 root=/dev/nfs ip=dhcp" 25 26 #define CONFIG_EXTRA_ENV_SETTINGS \ 27 "bootdevice=0:1\0" \ 28 "usbload=usb reset;usbboot;usb stop;bootm\0" 29 30 #undef CONFIG_SHOW_BOOT_PROGRESS 31 32 /* MEMORY */ 33 #if defined(CONFIG_SH_32BIT) 34 #define CONFIG_SYS_TEXT_BASE 0x8FF80000 35 /* 0x40000000 - 0x47FFFFFF does not use */ 36 #define CONFIG_SH_SDRAM_OFFSET (0x8000000) 37 #define SH7785LCR_SDRAM_PHYS_BASE (0x40000000 + CONFIG_SH_SDRAM_OFFSET) 38 #define SH7785LCR_SDRAM_BASE (0x80000000 + CONFIG_SH_SDRAM_OFFSET) 39 #define SH7785LCR_SDRAM_SIZE (384 * 1024 * 1024) 40 #define SH7785LCR_FLASH_BASE_1 (0xa0000000) 41 #define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024) 42 #define SH7785LCR_USB_BASE (0xa6000000) 43 #else 44 #define CONFIG_SYS_TEXT_BASE 0x0FF80000 45 #define SH7785LCR_SDRAM_BASE (0x08000000) 46 #define SH7785LCR_SDRAM_SIZE (128 * 1024 * 1024) 47 #define SH7785LCR_FLASH_BASE_1 (0xa0000000) 48 #define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024) 49 #define SH7785LCR_USB_BASE (0xb4000000) 50 #endif 51 52 #define CONFIG_SYS_LONGHELP 53 #define CONFIG_SYS_CBSIZE 256 54 #define CONFIG_SYS_PBSIZE 256 55 #define CONFIG_SYS_MAXARGS 16 56 #define CONFIG_SYS_BARGSIZE 512 57 #define CONFIG_SYS_BAUDRATE_TABLE { 115200 } 58 59 /* SCIF */ 60 #define CONFIG_SCIF_CONSOLE 1 61 #define CONFIG_CONS_SCIF1 1 62 #define CONFIG_SCIF_EXT_CLOCK 1 63 #undef CONFIG_SYS_CONSOLE_INFO_QUIET 64 65 #define CONFIG_SYS_MEMTEST_START (SH7785LCR_SDRAM_BASE) 66 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \ 67 (SH7785LCR_SDRAM_SIZE) - \ 68 4 * 1024 * 1024) 69 #undef CONFIG_SYS_ALT_MEMTEST 70 #undef CONFIG_SYS_MEMTEST_SCRATCH 71 #undef CONFIG_SYS_LOADS_BAUD_CHANGE 72 73 #define CONFIG_SYS_SDRAM_BASE (SH7785LCR_SDRAM_BASE) 74 #define CONFIG_SYS_SDRAM_SIZE (SH7785LCR_SDRAM_SIZE) 75 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024) 76 77 #define CONFIG_SYS_MONITOR_BASE (SH7785LCR_FLASH_BASE_1) 78 #define CONFIG_SYS_MONITOR_LEN (512 * 1024) 79 #define CONFIG_SYS_MALLOC_LEN (512 * 1024) 80 #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024) 81 82 /* FLASH */ 83 #define CONFIG_FLASH_CFI_DRIVER 84 #define CONFIG_SYS_FLASH_CFI 85 #undef CONFIG_SYS_FLASH_QUIET_TEST 86 #define CONFIG_SYS_FLASH_EMPTY_INFO 87 #define CONFIG_SYS_FLASH_BASE (SH7785LCR_FLASH_BASE_1) 88 #define CONFIG_SYS_MAX_FLASH_SECT 512 89 90 #define CONFIG_SYS_MAX_FLASH_BANKS 1 91 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + \ 92 (0 * SH7785LCR_FLASH_BANK_SIZE) } 93 94 #define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000) 95 #define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000) 96 #define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000) 97 #define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000) 98 99 #undef CONFIG_SYS_FLASH_PROTECTION 100 #undef CONFIG_SYS_DIRECT_FLASH_TFTP 101 102 /* R8A66597 */ 103 #define CONFIG_USB_R8A66597_HCD 104 #define CONFIG_R8A66597_BASE_ADDR SH7785LCR_USB_BASE 105 #define CONFIG_R8A66597_XTAL 0x0000 /* 12MHz */ 106 #define CONFIG_R8A66597_LDRV 0x8000 /* 3.3V */ 107 #define CONFIG_R8A66597_ENDIAN 0x0000 /* little */ 108 109 /* PCI Controller */ 110 #define CONFIG_PCI 111 #define CONFIG_SH4_PCI 112 #define CONFIG_SH7780_PCI 113 #if defined(CONFIG_SH_32BIT) 114 #define CONFIG_SH7780_PCI_LSR 0x1ff00001 115 #define CONFIG_SH7780_PCI_LAR 0x5f000000 116 #define CONFIG_SH7780_PCI_BAR 0x5f000000 117 #else 118 #define CONFIG_SH7780_PCI_LSR 0x07f00001 119 #define CONFIG_SH7780_PCI_LAR CONFIG_SYS_SDRAM_SIZE 120 #define CONFIG_SH7780_PCI_BAR CONFIG_SYS_SDRAM_SIZE 121 #endif 122 #define CONFIG_PCI_PNP 123 #define CONFIG_PCI_SCAN_SHOW 1 124 125 #define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */ 126 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS 127 #define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */ 128 129 #define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */ 130 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS 131 #define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */ 132 133 #if defined(CONFIG_SH_32BIT) 134 #define CONFIG_PCI_SYS_PHYS SH7785LCR_SDRAM_PHYS_BASE 135 #else 136 #define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE 137 #endif 138 #define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE 139 #define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE 140 141 /* ENV setting */ 142 #define CONFIG_ENV_IS_IN_FLASH 143 #define CONFIG_ENV_OVERWRITE 1 144 #define CONFIG_ENV_SECT_SIZE (256 * 1024) 145 #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE) 146 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN) 147 #define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE) 148 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE) 149 150 /* Board Clock */ 151 /* The SCIF used external clock. system clock only used timer. */ 152 #define CONFIG_SYS_CLK_FREQ 50000000 153 #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ 154 #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ 155 #define CONFIG_SYS_TMU_CLK_DIV 4 156 157 #endif /* __SH7785LCR_H */ 158