xref: /rk3399_rockchip-uboot/include/configs/sh7785lcr.h (revision 915d6b7d2b7af0bb28ed4c5aceb92ba64fe86fa8)
10d53a47dSNobuhiro Iwamatsu /*
20d53a47dSNobuhiro Iwamatsu  * Configuation settings for the Renesas Technology R0P7785LC0011RL board
30d53a47dSNobuhiro Iwamatsu  *
40d53a47dSNobuhiro Iwamatsu  * Copyright (C) 2008 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
50d53a47dSNobuhiro Iwamatsu  *
60d53a47dSNobuhiro Iwamatsu  * See file CREDITS for list of people who contributed to this
70d53a47dSNobuhiro Iwamatsu  * project.
80d53a47dSNobuhiro Iwamatsu  *
90d53a47dSNobuhiro Iwamatsu  * This program is free software; you can redistribute it and/or
100d53a47dSNobuhiro Iwamatsu  * modify it under the terms of the GNU General Public License as
110d53a47dSNobuhiro Iwamatsu  * published by the Free Software Foundation; either version 2 of
120d53a47dSNobuhiro Iwamatsu  * the License, or (at your option) any later version.
130d53a47dSNobuhiro Iwamatsu  *
140d53a47dSNobuhiro Iwamatsu  * This program is distributed in the hope that it will be useful,
150d53a47dSNobuhiro Iwamatsu  * but WITHOUT ANY WARRANTY; without even the implied warranty of
160d53a47dSNobuhiro Iwamatsu  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
170d53a47dSNobuhiro Iwamatsu  * GNU General Public License for more details.
180d53a47dSNobuhiro Iwamatsu  *
190d53a47dSNobuhiro Iwamatsu  * You should have received a copy of the GNU General Public License
200d53a47dSNobuhiro Iwamatsu  * along with this program; if not, write to the Free Software
210d53a47dSNobuhiro Iwamatsu  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
220d53a47dSNobuhiro Iwamatsu  * MA 02111-1307 USA
230d53a47dSNobuhiro Iwamatsu  */
240d53a47dSNobuhiro Iwamatsu 
250d53a47dSNobuhiro Iwamatsu #ifndef __SH7785LCR_H
260d53a47dSNobuhiro Iwamatsu #define __SH7785LCR_H
270d53a47dSNobuhiro Iwamatsu 
280d53a47dSNobuhiro Iwamatsu #undef DEBUG
290d53a47dSNobuhiro Iwamatsu #define CONFIG_SH		1
300d53a47dSNobuhiro Iwamatsu #define CONFIG_SH4A		1
310d53a47dSNobuhiro Iwamatsu #define CONFIG_CPU_SH7785	1
320d53a47dSNobuhiro Iwamatsu #define CONFIG_SH7785LCR	1
330d53a47dSNobuhiro Iwamatsu 
340d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_FLASH
350d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_MEMORY
360d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_PCI
370d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_NET
380d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_PING
390d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_NFS
400d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_DFL
410d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_SDRAM
420d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_RUN
43bdab39d3SMike Frysinger #define CONFIG_CMD_SAVEENV
440d53a47dSNobuhiro Iwamatsu 
450d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_USB
460d53a47dSNobuhiro Iwamatsu #define CONFIG_USB_STORAGE
470d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_EXT2
480d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_FAT
490d53a47dSNobuhiro Iwamatsu #define CONFIG_DOS_PARTITION
500d53a47dSNobuhiro Iwamatsu #define CONFIG_MAC_PARTITION
510d53a47dSNobuhiro Iwamatsu 
520d53a47dSNobuhiro Iwamatsu #define CONFIG_BAUDRATE		115200
530d53a47dSNobuhiro Iwamatsu #define CONFIG_BOOTDELAY	3
540d53a47dSNobuhiro Iwamatsu #define CONFIG_BOOTARGS		"console=ttySC1,115200 root=/dev/nfs ip=dhcp"
550d53a47dSNobuhiro Iwamatsu 
560d53a47dSNobuhiro Iwamatsu #define CONFIG_EXTRA_ENV_SETTINGS					\
570d53a47dSNobuhiro Iwamatsu 	"bootdevice=0:1\0"						\
580d53a47dSNobuhiro Iwamatsu 	"usbload=usb reset;usbboot;usb stop;bootm\0"
590d53a47dSNobuhiro Iwamatsu 
600d53a47dSNobuhiro Iwamatsu #define CONFIG_VERSION_VARIABLE
610d53a47dSNobuhiro Iwamatsu #undef	CONFIG_SHOW_BOOT_PROGRESS
620d53a47dSNobuhiro Iwamatsu 
630d53a47dSNobuhiro Iwamatsu /* MEMORY */
64ada93182SYoshihiro Shimoda #if defined(CONFIG_SH_32BIT)
65*915d6b7dSNobuhiro Iwamatsu /* 0x40000000 - 0x47FFFFFF does not use */
66*915d6b7dSNobuhiro Iwamatsu #define CONFIG_SH_SDRAM_OFFSET		(0x8000000)
67*915d6b7dSNobuhiro Iwamatsu #define SH7785LCR_SDRAM_PHYS_BASE	(0x40000000 + CONFIG_SH_SDRAM_OFFSET)
68*915d6b7dSNobuhiro Iwamatsu #define SH7785LCR_SDRAM_BASE		(0x80000000 + CONFIG_SH_SDRAM_OFFSET)
69ada93182SYoshihiro Shimoda #define SH7785LCR_SDRAM_SIZE		(384 * 1024 * 1024)
70ada93182SYoshihiro Shimoda #define SH7785LCR_FLASH_BASE_1		(0xa0000000)
71ada93182SYoshihiro Shimoda #define SH7785LCR_FLASH_BANK_SIZE	(64 * 1024 * 1024)
72ada93182SYoshihiro Shimoda #define SH7785LCR_USB_BASE		(0xa6000000)
73ada93182SYoshihiro Shimoda #else
740d53a47dSNobuhiro Iwamatsu #define SH7785LCR_SDRAM_BASE		(0x08000000)
750d53a47dSNobuhiro Iwamatsu #define SH7785LCR_SDRAM_SIZE		(128 * 1024 * 1024)
760d53a47dSNobuhiro Iwamatsu #define SH7785LCR_FLASH_BASE_1		(0xa0000000)
770d53a47dSNobuhiro Iwamatsu #define SH7785LCR_FLASH_BANK_SIZE	(64 * 1024 * 1024)
780d53a47dSNobuhiro Iwamatsu #define SH7785LCR_USB_BASE		(0xb4000000)
79ada93182SYoshihiro Shimoda #endif
800d53a47dSNobuhiro Iwamatsu 
816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP
826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT		"=> "
836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE		256
846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE		256
856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS		16
866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE		512
876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	{ 115200 }
880d53a47dSNobuhiro Iwamatsu 
890d53a47dSNobuhiro Iwamatsu /* SCIF */
901c98172eSNobuhiro Iwamatsu #define CONFIG_SCIF_CONSOLE	1
910d53a47dSNobuhiro Iwamatsu #define CONFIG_CONS_SCIF1	1
920d53a47dSNobuhiro Iwamatsu #define CONFIG_SCIF_EXT_CLOCK	1
936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_CONSOLE_INFO_QUIET
946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_CONSOLE_ENV_OVERWRITE
960d53a47dSNobuhiro Iwamatsu 
970d53a47dSNobuhiro Iwamatsu 
986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	(SH7785LCR_SDRAM_BASE)
996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_MEMTEST_START + \
1000d53a47dSNobuhiro Iwamatsu 					(SH7785LCR_SDRAM_SIZE) - \
1010d53a47dSNobuhiro Iwamatsu 					 4 * 1024 * 1024)
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_ALT_MEMTEST
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_MEMTEST_SCRATCH
1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_LOADS_BAUD_CHANGE
1050d53a47dSNobuhiro Iwamatsu 
1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE	(SH7785LCR_SDRAM_BASE)
1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE	(SH7785LCR_SDRAM_SIZE)
1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	(CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
1090d53a47dSNobuhiro Iwamatsu 
1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	(SH7785LCR_FLASH_BASE_1)
1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)
1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(512 * 1024)
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	(256)
1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(8 * 1024 * 1024)
1150d53a47dSNobuhiro Iwamatsu 
1160d53a47dSNobuhiro Iwamatsu /* FLASH */
1171c98172eSNobuhiro Iwamatsu #define CONFIG_FLASH_CFI_DRIVER
1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_QUIET_TEST
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		(SH7785LCR_FLASH_BASE_1)
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	512
1230d53a47dSNobuhiro Iwamatsu 
1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE + \
1260d53a47dSNobuhiro Iwamatsu 				 (0 * SH7785LCR_FLASH_BANK_SIZE) }
1270d53a47dSNobuhiro Iwamatsu 
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	(3 * 1000)
1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	(3 * 1000)
1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_LOCK_TOUT	(3 * 1000)
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_UNLOCK_TOUT	(3 * 1000)
1320d53a47dSNobuhiro Iwamatsu 
1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_PROTECTION
1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_DIRECT_FLASH_TFTP
1350d53a47dSNobuhiro Iwamatsu 
1360d53a47dSNobuhiro Iwamatsu /* R8A66597 */
1370d53a47dSNobuhiro Iwamatsu #define CONFIG_USB_R8A66597_HCD
1380d53a47dSNobuhiro Iwamatsu #define CONFIG_R8A66597_BASE_ADDR	SH7785LCR_USB_BASE
1390d53a47dSNobuhiro Iwamatsu #define CONFIG_R8A66597_XTAL		0x0000	/* 12MHz */
1400d53a47dSNobuhiro Iwamatsu #define CONFIG_R8A66597_LDRV		0x8000	/* 3.3V */
1410d53a47dSNobuhiro Iwamatsu #define CONFIG_R8A66597_ENDIAN		0x0000	/* little */
1420d53a47dSNobuhiro Iwamatsu 
1430d53a47dSNobuhiro Iwamatsu /* PCI Controller */
1440d53a47dSNobuhiro Iwamatsu #define CONFIG_PCI
1450d53a47dSNobuhiro Iwamatsu #define CONFIG_SH4_PCI
1460d53a47dSNobuhiro Iwamatsu #define CONFIG_SH7780_PCI
147ada93182SYoshihiro Shimoda #if defined(CONFIG_SH_32BIT)
148ada93182SYoshihiro Shimoda #define CONFIG_SH7780_PCI_LSR	0x1ff00001
149ada93182SYoshihiro Shimoda #define CONFIG_SH7780_PCI_LAR	0x5f000000
150ada93182SYoshihiro Shimoda #define CONFIG_SH7780_PCI_BAR	0x5f000000
151ada93182SYoshihiro Shimoda #else
15206b18163SYoshihiro Shimoda #define CONFIG_SH7780_PCI_LSR	0x07f00001
15306b18163SYoshihiro Shimoda #define CONFIG_SH7780_PCI_LAR	CONFIG_SYS_SDRAM_SIZE
15406b18163SYoshihiro Shimoda #define CONFIG_SH7780_PCI_BAR	CONFIG_SYS_SDRAM_SIZE
155ada93182SYoshihiro Shimoda #endif
1560d53a47dSNobuhiro Iwamatsu #define CONFIG_PCI_PNP
1570d53a47dSNobuhiro Iwamatsu #define CONFIG_PCI_SCAN_SHOW	1
1580d53a47dSNobuhiro Iwamatsu 
1590d53a47dSNobuhiro Iwamatsu #define CONFIG_PCI_MEM_BUS	0xFD000000	/* Memory space base addr */
1600d53a47dSNobuhiro Iwamatsu #define CONFIG_PCI_MEM_PHYS	CONFIG_PCI_MEM_BUS
1610d53a47dSNobuhiro Iwamatsu #define CONFIG_PCI_MEM_SIZE	0x01000000	/* Size of Memory window */
1620d53a47dSNobuhiro Iwamatsu 
1630d53a47dSNobuhiro Iwamatsu #define CONFIG_PCI_IO_BUS	0xFE200000	/* IO space base address */
1640d53a47dSNobuhiro Iwamatsu #define CONFIG_PCI_IO_PHYS	CONFIG_PCI_IO_BUS
1650d53a47dSNobuhiro Iwamatsu #define CONFIG_PCI_IO_SIZE	0x00200000	/* Size of IO window */
1660d53a47dSNobuhiro Iwamatsu 
167ada93182SYoshihiro Shimoda #if defined(CONFIG_SH_32BIT)
168ada93182SYoshihiro Shimoda #define CONFIG_PCI_SYS_PHYS	SH7785LCR_SDRAM_PHYS_BASE
169ada93182SYoshihiro Shimoda #else
170b3061b40SYoshihiro Shimoda #define CONFIG_PCI_SYS_PHYS	CONFIG_SYS_SDRAM_BASE
171ada93182SYoshihiro Shimoda #endif
172ada93182SYoshihiro Shimoda #define CONFIG_PCI_SYS_BUS	CONFIG_SYS_SDRAM_BASE
173b3061b40SYoshihiro Shimoda #define CONFIG_PCI_SYS_SIZE	CONFIG_SYS_SDRAM_SIZE
174b3061b40SYoshihiro Shimoda 
1750d53a47dSNobuhiro Iwamatsu /* Network device (RTL8169) support */
1760d53a47dSNobuhiro Iwamatsu #define CONFIG_NET_MULTI
1770d53a47dSNobuhiro Iwamatsu #define CONFIG_RTL8169
1780d53a47dSNobuhiro Iwamatsu 
1790d53a47dSNobuhiro Iwamatsu /* ENV setting */
1805a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH
1810d53a47dSNobuhiro Iwamatsu #define CONFIG_ENV_OVERWRITE	1
1820e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	(256 * 1024)
1830e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		(CONFIG_ENV_SECT_SIZE)
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET		(CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
1860e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND	(CONFIG_ENV_SECT_SIZE)
1870d53a47dSNobuhiro Iwamatsu 
1880d53a47dSNobuhiro Iwamatsu /* Board Clock */
1890d53a47dSNobuhiro Iwamatsu /* The SCIF used external clock. system clock only used timer. */
1900d53a47dSNobuhiro Iwamatsu #define CONFIG_SYS_CLK_FREQ	50000000
191be45c632SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TMU_CLK_DIV		4
1928dd29c87SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000
1930d53a47dSNobuhiro Iwamatsu 
1940d53a47dSNobuhiro Iwamatsu #endif	/* __SH7785LCR_H */
195