10d53a47dSNobuhiro Iwamatsu /* 20d53a47dSNobuhiro Iwamatsu * Configuation settings for the Renesas Technology R0P7785LC0011RL board 30d53a47dSNobuhiro Iwamatsu * 40d53a47dSNobuhiro Iwamatsu * Copyright (C) 2008 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com> 50d53a47dSNobuhiro Iwamatsu * 60d53a47dSNobuhiro Iwamatsu * See file CREDITS for list of people who contributed to this 70d53a47dSNobuhiro Iwamatsu * project. 80d53a47dSNobuhiro Iwamatsu * 90d53a47dSNobuhiro Iwamatsu * This program is free software; you can redistribute it and/or 100d53a47dSNobuhiro Iwamatsu * modify it under the terms of the GNU General Public License as 110d53a47dSNobuhiro Iwamatsu * published by the Free Software Foundation; either version 2 of 120d53a47dSNobuhiro Iwamatsu * the License, or (at your option) any later version. 130d53a47dSNobuhiro Iwamatsu * 140d53a47dSNobuhiro Iwamatsu * This program is distributed in the hope that it will be useful, 150d53a47dSNobuhiro Iwamatsu * but WITHOUT ANY WARRANTY; without even the implied warranty of 160d53a47dSNobuhiro Iwamatsu * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 170d53a47dSNobuhiro Iwamatsu * GNU General Public License for more details. 180d53a47dSNobuhiro Iwamatsu * 190d53a47dSNobuhiro Iwamatsu * You should have received a copy of the GNU General Public License 200d53a47dSNobuhiro Iwamatsu * along with this program; if not, write to the Free Software 210d53a47dSNobuhiro Iwamatsu * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 220d53a47dSNobuhiro Iwamatsu * MA 02111-1307 USA 230d53a47dSNobuhiro Iwamatsu */ 240d53a47dSNobuhiro Iwamatsu 250d53a47dSNobuhiro Iwamatsu #ifndef __SH7785LCR_H 260d53a47dSNobuhiro Iwamatsu #define __SH7785LCR_H 270d53a47dSNobuhiro Iwamatsu 280d53a47dSNobuhiro Iwamatsu #undef DEBUG 290d53a47dSNobuhiro Iwamatsu #define CONFIG_SH 1 300d53a47dSNobuhiro Iwamatsu #define CONFIG_SH4A 1 310d53a47dSNobuhiro Iwamatsu #define CONFIG_CPU_SH7785 1 320d53a47dSNobuhiro Iwamatsu #define CONFIG_SH7785LCR 1 330d53a47dSNobuhiro Iwamatsu 340d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_FLASH 350d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_MEMORY 360d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_PCI 370d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_NET 380d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_PING 390d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_NFS 400d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_DFL 410d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_SDRAM 420d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_RUN 430d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_ENV 440d53a47dSNobuhiro Iwamatsu 450d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_USB 460d53a47dSNobuhiro Iwamatsu #define CONFIG_USB_STORAGE 470d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_EXT2 480d53a47dSNobuhiro Iwamatsu #define CONFIG_CMD_FAT 490d53a47dSNobuhiro Iwamatsu #define CONFIG_DOS_PARTITION 500d53a47dSNobuhiro Iwamatsu #define CONFIG_MAC_PARTITION 510d53a47dSNobuhiro Iwamatsu 520d53a47dSNobuhiro Iwamatsu #define CONFIG_BAUDRATE 115200 530d53a47dSNobuhiro Iwamatsu #define CONFIG_BOOTDELAY 3 540d53a47dSNobuhiro Iwamatsu #define CONFIG_BOOTARGS "console=ttySC1,115200 root=/dev/nfs ip=dhcp" 550d53a47dSNobuhiro Iwamatsu 560d53a47dSNobuhiro Iwamatsu #define CONFIG_EXTRA_ENV_SETTINGS \ 570d53a47dSNobuhiro Iwamatsu "bootdevice=0:1\0" \ 580d53a47dSNobuhiro Iwamatsu "usbload=usb reset;usbboot;usb stop;bootm\0" 590d53a47dSNobuhiro Iwamatsu 600d53a47dSNobuhiro Iwamatsu #define CONFIG_VERSION_VARIABLE 610d53a47dSNobuhiro Iwamatsu #undef CONFIG_SHOW_BOOT_PROGRESS 620d53a47dSNobuhiro Iwamatsu 630d53a47dSNobuhiro Iwamatsu /* MEMORY */ 640d53a47dSNobuhiro Iwamatsu #define SH7785LCR_SDRAM_BASE (0x08000000) 650d53a47dSNobuhiro Iwamatsu #define SH7785LCR_SDRAM_SIZE (128 * 1024 * 1024) 660d53a47dSNobuhiro Iwamatsu #define SH7785LCR_FLASH_BASE_1 (0xa0000000) 670d53a47dSNobuhiro Iwamatsu #define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024) 680d53a47dSNobuhiro Iwamatsu #define SH7785LCR_USB_BASE (0xb4000000) 690d53a47dSNobuhiro Iwamatsu 700d53a47dSNobuhiro Iwamatsu #define CFG_LONGHELP 710d53a47dSNobuhiro Iwamatsu #define CFG_PROMPT "=> " 720d53a47dSNobuhiro Iwamatsu #define CFG_CBSIZE 256 730d53a47dSNobuhiro Iwamatsu #define CFG_PBSIZE 256 740d53a47dSNobuhiro Iwamatsu #define CFG_MAXARGS 16 750d53a47dSNobuhiro Iwamatsu #define CFG_BARGSIZE 512 760d53a47dSNobuhiro Iwamatsu #define CFG_BAUDRATE_TABLE { 115200 } 770d53a47dSNobuhiro Iwamatsu 780d53a47dSNobuhiro Iwamatsu /* SCIF */ 79*1c98172eSNobuhiro Iwamatsu #define CONFIG_SCIF_CONSOLE 1 800d53a47dSNobuhiro Iwamatsu #define CONFIG_CONS_SCIF1 1 810d53a47dSNobuhiro Iwamatsu #define CONFIG_SCIF_EXT_CLOCK 1 820d53a47dSNobuhiro Iwamatsu #undef CFG_CONSOLE_INFO_QUIET 830d53a47dSNobuhiro Iwamatsu #undef CFG_CONSOLE_OVERWRITE_ROUTINE 840d53a47dSNobuhiro Iwamatsu #undef CFG_CONSOLE_ENV_OVERWRITE 850d53a47dSNobuhiro Iwamatsu 860d53a47dSNobuhiro Iwamatsu 870d53a47dSNobuhiro Iwamatsu #define CFG_MEMTEST_START (SH7785LCR_SDRAM_BASE) 880d53a47dSNobuhiro Iwamatsu #define CFG_MEMTEST_END (CFG_MEMTEST_START + \ 890d53a47dSNobuhiro Iwamatsu (SH7785LCR_SDRAM_SIZE) - \ 900d53a47dSNobuhiro Iwamatsu 4 * 1024 * 1024) 910d53a47dSNobuhiro Iwamatsu #undef CFG_ALT_MEMTEST 920d53a47dSNobuhiro Iwamatsu #undef CFG_MEMTEST_SCRATCH 930d53a47dSNobuhiro Iwamatsu #undef CFG_LOADS_BAUD_CHANGE 940d53a47dSNobuhiro Iwamatsu 950d53a47dSNobuhiro Iwamatsu #define CFG_SDRAM_BASE (SH7785LCR_SDRAM_BASE) 960d53a47dSNobuhiro Iwamatsu #define CFG_SDRAM_SIZE (SH7785LCR_SDRAM_SIZE) 970d53a47dSNobuhiro Iwamatsu #define CFG_LOAD_ADDR (CFG_SDRAM_BASE + 16 * 1024 * 1024) 980d53a47dSNobuhiro Iwamatsu 990d53a47dSNobuhiro Iwamatsu #define CFG_MONITOR_BASE (SH7785LCR_FLASH_BASE_1) 1000d53a47dSNobuhiro Iwamatsu #define CFG_MONITOR_LEN (512 * 1024) 1010d53a47dSNobuhiro Iwamatsu #define CFG_MALLOC_LEN (512 * 1024) 1020d53a47dSNobuhiro Iwamatsu #define CFG_GBL_DATA_SIZE (256) 1030d53a47dSNobuhiro Iwamatsu #define CFG_BOOTMAPSZ (8 * 1024 * 1024) 1040d53a47dSNobuhiro Iwamatsu 1050d53a47dSNobuhiro Iwamatsu /* FLASH */ 106*1c98172eSNobuhiro Iwamatsu #define CONFIG_FLASH_CFI_DRIVER 1070d53a47dSNobuhiro Iwamatsu #define CFG_FLASH_CFI 1080d53a47dSNobuhiro Iwamatsu #undef CFG_FLASH_QUIET_TEST 1090d53a47dSNobuhiro Iwamatsu #define CFG_FLASH_EMPTY_INFO 1100d53a47dSNobuhiro Iwamatsu #define CFG_FLASH_BASE (SH7785LCR_FLASH_BASE_1) 1110d53a47dSNobuhiro Iwamatsu #define CFG_MAX_FLASH_SECT 512 1120d53a47dSNobuhiro Iwamatsu 1130d53a47dSNobuhiro Iwamatsu #define CFG_MAX_FLASH_BANKS 1 1140d53a47dSNobuhiro Iwamatsu #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE + \ 1150d53a47dSNobuhiro Iwamatsu (0 * SH7785LCR_FLASH_BANK_SIZE) } 1160d53a47dSNobuhiro Iwamatsu 1170d53a47dSNobuhiro Iwamatsu #define CFG_FLASH_ERASE_TOUT (3 * 1000) 1180d53a47dSNobuhiro Iwamatsu #define CFG_FLASH_WRITE_TOUT (3 * 1000) 1190d53a47dSNobuhiro Iwamatsu #define CFG_FLASH_LOCK_TOUT (3 * 1000) 1200d53a47dSNobuhiro Iwamatsu #define CFG_FLASH_UNLOCK_TOUT (3 * 1000) 1210d53a47dSNobuhiro Iwamatsu 1220d53a47dSNobuhiro Iwamatsu #undef CFG_FLASH_PROTECTION 1230d53a47dSNobuhiro Iwamatsu #undef CFG_DIRECT_FLASH_TFTP 1240d53a47dSNobuhiro Iwamatsu 1250d53a47dSNobuhiro Iwamatsu /* R8A66597 */ 1260d53a47dSNobuhiro Iwamatsu #define LITTLEENDIAN /* for include/usb.h */ 1270d53a47dSNobuhiro Iwamatsu #define CONFIG_USB_R8A66597_HCD 1280d53a47dSNobuhiro Iwamatsu #define CONFIG_R8A66597_BASE_ADDR SH7785LCR_USB_BASE 1290d53a47dSNobuhiro Iwamatsu #define CONFIG_R8A66597_XTAL 0x0000 /* 12MHz */ 1300d53a47dSNobuhiro Iwamatsu #define CONFIG_R8A66597_LDRV 0x8000 /* 3.3V */ 1310d53a47dSNobuhiro Iwamatsu #define CONFIG_R8A66597_ENDIAN 0x0000 /* little */ 1320d53a47dSNobuhiro Iwamatsu 1330d53a47dSNobuhiro Iwamatsu /* PCI Controller */ 1340d53a47dSNobuhiro Iwamatsu #define CONFIG_PCI 1350d53a47dSNobuhiro Iwamatsu #define CONFIG_SH4_PCI 1360d53a47dSNobuhiro Iwamatsu #define CONFIG_SH7780_PCI 1370d53a47dSNobuhiro Iwamatsu #define CONFIG_PCI_PNP 1380d53a47dSNobuhiro Iwamatsu #define CONFIG_PCI_SCAN_SHOW 1 1390d53a47dSNobuhiro Iwamatsu 1400d53a47dSNobuhiro Iwamatsu #define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */ 1410d53a47dSNobuhiro Iwamatsu #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS 1420d53a47dSNobuhiro Iwamatsu #define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */ 1430d53a47dSNobuhiro Iwamatsu 1440d53a47dSNobuhiro Iwamatsu #define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */ 1450d53a47dSNobuhiro Iwamatsu #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS 1460d53a47dSNobuhiro Iwamatsu #define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */ 1470d53a47dSNobuhiro Iwamatsu 1480d53a47dSNobuhiro Iwamatsu /* Network device (RTL8169) support */ 1490d53a47dSNobuhiro Iwamatsu #define CONFIG_NET_MULTI 1500d53a47dSNobuhiro Iwamatsu #define CONFIG_RTL8169 1510d53a47dSNobuhiro Iwamatsu 1520d53a47dSNobuhiro Iwamatsu /* ENV setting */ 1530d53a47dSNobuhiro Iwamatsu #define CFG_ENV_IS_IN_FLASH 1540d53a47dSNobuhiro Iwamatsu #define CONFIG_ENV_OVERWRITE 1 1550d53a47dSNobuhiro Iwamatsu #define CFG_ENV_SECT_SIZE (256 * 1024) 1560d53a47dSNobuhiro Iwamatsu #define CFG_ENV_SIZE (CFG_ENV_SECT_SIZE) 1570d53a47dSNobuhiro Iwamatsu #define CFG_ENV_ADDR (CFG_FLASH_BASE + CFG_MONITOR_LEN) 1580d53a47dSNobuhiro Iwamatsu #define CFG_ENV_OFFSET (CFG_ENV_ADDR - CFG_FLASH_BASE) 1590d53a47dSNobuhiro Iwamatsu #define CFG_ENV_SIZE_REDUND (CFG_ENV_SECT_SIZE) 1600d53a47dSNobuhiro Iwamatsu 1610d53a47dSNobuhiro Iwamatsu /* Board Clock */ 1620d53a47dSNobuhiro Iwamatsu /* The SCIF used external clock. system clock only used timer. */ 1630d53a47dSNobuhiro Iwamatsu #define CONFIG_SYS_CLK_FREQ 50000000 1640d53a47dSNobuhiro Iwamatsu #define TMU_CLK_DIVIDER 4 1650d53a47dSNobuhiro Iwamatsu #define CFG_HZ (CONFIG_SYS_CLK_FREQ / TMU_CLK_DIVIDER) 1660d53a47dSNobuhiro Iwamatsu 1670d53a47dSNobuhiro Iwamatsu #endif /* __SH7785LCR_H */ 168