xref: /rk3399_rockchip-uboot/include/configs/sh7763rdp.h (revision 6c58a030f86829fa4f0d4337cf4b794c41a1823e)
17faddaecSNobuhiro Iwamatsu /*
27faddaecSNobuhiro Iwamatsu  * Configuation settings for the Renesas SH7763RDP board
37faddaecSNobuhiro Iwamatsu  *
47faddaecSNobuhiro Iwamatsu  * Copyright (C) 2008 Renesas Solutions Corp.
57faddaecSNobuhiro Iwamatsu  * Copyright (C) 2008 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
67faddaecSNobuhiro Iwamatsu  *
77faddaecSNobuhiro Iwamatsu  * See file CREDITS for list of people who contributed to this
87faddaecSNobuhiro Iwamatsu  * project.
97faddaecSNobuhiro Iwamatsu  *
107faddaecSNobuhiro Iwamatsu  * This program is free software; you can redistribute it and/or
117faddaecSNobuhiro Iwamatsu  * modify it under the terms of the GNU General Public License as
127faddaecSNobuhiro Iwamatsu  * published by the Free Software Foundation; either version 2 of
137faddaecSNobuhiro Iwamatsu  * the License, or (at your option) any later version.
147faddaecSNobuhiro Iwamatsu  *
157faddaecSNobuhiro Iwamatsu  * This program is distributed in the hope that it will be useful,
167faddaecSNobuhiro Iwamatsu  * but WITHOUT ANY WARRANTY; without even the implied warranty of
177faddaecSNobuhiro Iwamatsu  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
187faddaecSNobuhiro Iwamatsu  * GNU General Public License for more details.
197faddaecSNobuhiro Iwamatsu  *
207faddaecSNobuhiro Iwamatsu  * You should have received a copy of the GNU General Public License
217faddaecSNobuhiro Iwamatsu  * along with this program; if not, write to the Free Software
227faddaecSNobuhiro Iwamatsu  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
237faddaecSNobuhiro Iwamatsu  * MA 02111-1307 USA
247faddaecSNobuhiro Iwamatsu  */
257faddaecSNobuhiro Iwamatsu 
267faddaecSNobuhiro Iwamatsu #ifndef __SH7763RDP_H
277faddaecSNobuhiro Iwamatsu #define __SH7763RDP_H
287faddaecSNobuhiro Iwamatsu 
297faddaecSNobuhiro Iwamatsu #define CONFIG_SH		1
307faddaecSNobuhiro Iwamatsu #define CONFIG_SH4		1
317faddaecSNobuhiro Iwamatsu #define CONFIG_CPU_SH7763	1
327faddaecSNobuhiro Iwamatsu #define CONFIG_SH7763RDP	1
337faddaecSNobuhiro Iwamatsu #define __LITTLE_ENDIAN		1
347faddaecSNobuhiro Iwamatsu 
357faddaecSNobuhiro Iwamatsu /*
367faddaecSNobuhiro Iwamatsu  * Command line configuration.
377faddaecSNobuhiro Iwamatsu  */
387faddaecSNobuhiro Iwamatsu #define CONFIG_CMD_SDRAM
397faddaecSNobuhiro Iwamatsu #define CONFIG_CMD_FLASH
407faddaecSNobuhiro Iwamatsu #define CONFIG_CMD_MEMORY
41ba932445SNobuhiro Iwamatsu #define CONFIG_CMD_NET
42ba932445SNobuhiro Iwamatsu #define CONFIG_CMD_PING
437faddaecSNobuhiro Iwamatsu #define CONFIG_CMD_ENV
44ba932445SNobuhiro Iwamatsu #define CONFIG_CMD_NFS
45ba932445SNobuhiro Iwamatsu #define CONFIG_CMD_JFFS2
467faddaecSNobuhiro Iwamatsu 
477faddaecSNobuhiro Iwamatsu #define CONFIG_BOOTDELAY        -1
487faddaecSNobuhiro Iwamatsu #define CONFIG_BOOTARGS         "console=ttySC2,115200 root=1f01"
497faddaecSNobuhiro Iwamatsu #define CONFIG_ENV_OVERWRITE    1
507faddaecSNobuhiro Iwamatsu 
517faddaecSNobuhiro Iwamatsu #define CONFIG_VERSION_VARIABLE
527faddaecSNobuhiro Iwamatsu #undef  CONFIG_SHOW_BOOT_PROGRESS
537faddaecSNobuhiro Iwamatsu 
547faddaecSNobuhiro Iwamatsu /* SCIF */
55*6c58a030SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SCIF_CONSOLE        1
567faddaecSNobuhiro Iwamatsu #define CONFIG_BAUDRATE         115200
577faddaecSNobuhiro Iwamatsu #define CONFIG_CONS_SCIF2		1
587faddaecSNobuhiro Iwamatsu 
597faddaecSNobuhiro Iwamatsu #define CFG_LONGHELP		/* undef to save memory */
607faddaecSNobuhiro Iwamatsu #define CFG_PROMPT		"=> "	/* Monitor Command Prompt */
617faddaecSNobuhiro Iwamatsu #define CFG_CBSIZE		256	/* Buffer size for input from the Console */
627faddaecSNobuhiro Iwamatsu #define CFG_PBSIZE		256	/* Buffer size for Console output */
637faddaecSNobuhiro Iwamatsu #define CFG_MAXARGS		16	/* max args accepted for monitor commands */
647faddaecSNobuhiro Iwamatsu #define CFG_BARGSIZE	512	/* Buffer size for Boot Arguments
657faddaecSNobuhiro Iwamatsu 								passed to kernel */
667faddaecSNobuhiro Iwamatsu #define CFG_BAUDRATE_TABLE	{ 115200 }	/* List of legal baudrate
677faddaecSNobuhiro Iwamatsu 												settings for this board */
687faddaecSNobuhiro Iwamatsu 
697faddaecSNobuhiro Iwamatsu /* SDRAM */
707faddaecSNobuhiro Iwamatsu #define CFG_SDRAM_BASE		(0x8C000000)
717faddaecSNobuhiro Iwamatsu #define CFG_SDRAM_SIZE		(64 * 1024 * 1024)
727faddaecSNobuhiro Iwamatsu #define CFG_MEMTEST_START	(CFG_SDRAM_BASE)
737faddaecSNobuhiro Iwamatsu #define CFG_MEMTEST_END		(CFG_MEMTEST_START + (60 * 1024 * 1024))
747faddaecSNobuhiro Iwamatsu 
757faddaecSNobuhiro Iwamatsu /* Flash(NOR) */
767faddaecSNobuhiro Iwamatsu #define CFG_FLASH_BASE		(0xA0000000)
777faddaecSNobuhiro Iwamatsu #define CFG_FLASH_CFI_WIDTH (FLASH_CFI_16BIT)
787faddaecSNobuhiro Iwamatsu #define CFG_MAX_FLASH_BANKS (1)
797faddaecSNobuhiro Iwamatsu #define CFG_MAX_FLASH_SECT  (520)
807faddaecSNobuhiro Iwamatsu 
817faddaecSNobuhiro Iwamatsu /* U-boot setting */
827faddaecSNobuhiro Iwamatsu #define CFG_LOAD_ADDR		(CFG_SDRAM_BASE + 4 * 1024 * 1024)
837faddaecSNobuhiro Iwamatsu #define CFG_MONITOR_BASE	(CFG_FLASH_BASE)
847faddaecSNobuhiro Iwamatsu #define CFG_MONITOR_LEN		(128 * 1024)
857faddaecSNobuhiro Iwamatsu /* Size of DRAM reserved for malloc() use */
867faddaecSNobuhiro Iwamatsu #define CFG_MALLOC_LEN		(1024 * 1024)
877faddaecSNobuhiro Iwamatsu /* size in bytes reserved for initial data */
887faddaecSNobuhiro Iwamatsu #define CFG_GBL_DATA_SIZE	(256)
897faddaecSNobuhiro Iwamatsu #define CFG_BOOTMAPSZ		(8 * 1024 * 1024)
907faddaecSNobuhiro Iwamatsu 
917faddaecSNobuhiro Iwamatsu #define CFG_FLASH_CFI
927faddaecSNobuhiro Iwamatsu #define CFG_FLASH_CFI_DRIVER
937faddaecSNobuhiro Iwamatsu #undef  CFG_FLASH_QUIET_TEST
947faddaecSNobuhiro Iwamatsu #define CFG_FLASH_EMPTY_INFO	/* print 'E' for empty sector on flinfo */
957faddaecSNobuhiro Iwamatsu /* Timeout for Flash erase operations (in ms) */
967faddaecSNobuhiro Iwamatsu #define CFG_FLASH_ERASE_TOUT	(3 * 1000)
977faddaecSNobuhiro Iwamatsu /* Timeout for Flash write operations (in ms) */
987faddaecSNobuhiro Iwamatsu #define CFG_FLASH_WRITE_TOUT	(3 * 1000)
997faddaecSNobuhiro Iwamatsu /* Timeout for Flash set sector lock bit operations (in ms) */
1007faddaecSNobuhiro Iwamatsu #define CFG_FLASH_LOCK_TOUT		(3 * 1000)
1017faddaecSNobuhiro Iwamatsu /* Timeout for Flash clear lock bit operations (in ms) */
1027faddaecSNobuhiro Iwamatsu #define CFG_FLASH_UNLOCK_TOUT	(3 * 1000)
1037faddaecSNobuhiro Iwamatsu /* Use hardware flash sectors protection instead of U-Boot software protection */
1047faddaecSNobuhiro Iwamatsu #undef  CFG_FLASH_PROTECTION
1057faddaecSNobuhiro Iwamatsu #undef  CFG_DIRECT_FLASH_TFTP
1067faddaecSNobuhiro Iwamatsu #define CFG_ENV_IS_IN_FLASH
1077faddaecSNobuhiro Iwamatsu #define CFG_ENV_SECT_SIZE	(128 * 1024)
1087faddaecSNobuhiro Iwamatsu #define CFG_ENV_SIZE		(CFG_ENV_SECT_SIZE)
1097faddaecSNobuhiro Iwamatsu #define CFG_ENV_ADDR		(CFG_FLASH_BASE + (1 * CFG_ENV_SECT_SIZE))
1107faddaecSNobuhiro Iwamatsu /* Offset of env Flash sector relative to CFG_FLASH_BASE */
1117faddaecSNobuhiro Iwamatsu #define CFG_ENV_OFFSET		(CFG_ENV_ADDR - CFG_FLASH_BASE)
1127faddaecSNobuhiro Iwamatsu #define CFG_ENV_SIZE_REDUND	(CFG_ENV_SECT_SIZE)
1137faddaecSNobuhiro Iwamatsu #define CFG_ENV_ADDR_REDUND	(CFG_FLASH_BASE + (2 * CFG_ENV_SECT_SIZE))
1147faddaecSNobuhiro Iwamatsu 
1157faddaecSNobuhiro Iwamatsu /* Clock */
1167faddaecSNobuhiro Iwamatsu #define CONFIG_SYS_CLK_FREQ	66666666
1177faddaecSNobuhiro Iwamatsu #define TMU_CLK_DIVIDER		(4)	/* 4 (default), 16, 64, 256 or 1024 */
1187faddaecSNobuhiro Iwamatsu #define CFG_HZ				(CONFIG_SYS_CLK_FREQ / TMU_CLK_DIVIDER)
1197faddaecSNobuhiro Iwamatsu 
120ba932445SNobuhiro Iwamatsu /* Ether */
121ba932445SNobuhiro Iwamatsu #define CONFIG_SH_ETHER 1
122ba932445SNobuhiro Iwamatsu #define CONFIG_SH_ETHER_USE_PORT (1)
123ba932445SNobuhiro Iwamatsu #define CONFIG_SH_ETHER_PHY_ADDR (0x01)
124ba932445SNobuhiro Iwamatsu 
1257faddaecSNobuhiro Iwamatsu #endif /* __SH7763RDP_H */
126