xref: /rk3399_rockchip-uboot/include/configs/sh7763rdp.h (revision 8a7507a8a394f4fccbd7eb730910cf62de6f8d32)
17faddaecSNobuhiro Iwamatsu /*
27faddaecSNobuhiro Iwamatsu  * Configuation settings for the Renesas SH7763RDP board
37faddaecSNobuhiro Iwamatsu  *
47faddaecSNobuhiro Iwamatsu  * Copyright (C) 2008 Renesas Solutions Corp.
57faddaecSNobuhiro Iwamatsu  * Copyright (C) 2008 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
67faddaecSNobuhiro Iwamatsu  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
87faddaecSNobuhiro Iwamatsu  */
97faddaecSNobuhiro Iwamatsu 
107faddaecSNobuhiro Iwamatsu #ifndef __SH7763RDP_H
117faddaecSNobuhiro Iwamatsu #define __SH7763RDP_H
127faddaecSNobuhiro Iwamatsu 
137faddaecSNobuhiro Iwamatsu #define CONFIG_CPU_SH7763	1
147faddaecSNobuhiro Iwamatsu #define CONFIG_SH7763RDP	1
157faddaecSNobuhiro Iwamatsu #define __LITTLE_ENDIAN		1
167faddaecSNobuhiro Iwamatsu 
177faddaecSNobuhiro Iwamatsu #define CONFIG_ENV_OVERWRITE    1
187faddaecSNobuhiro Iwamatsu 
19*18a40e84SVladimir Zapolskiy #define CONFIG_DISPLAY_BOARDINFO
207faddaecSNobuhiro Iwamatsu #undef  CONFIG_SHOW_BOOT_PROGRESS
217faddaecSNobuhiro Iwamatsu 
227faddaecSNobuhiro Iwamatsu /* SCIF */
237faddaecSNobuhiro Iwamatsu #define CONFIG_CONS_SCIF2		1
247faddaecSNobuhiro Iwamatsu 
2500cb2e32SNobuhiro Iwamatsu #define CONFIG_SYS_TEXT_BASE	0x8FFC0000
266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE		256	/* Buffer size for Console output */
286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	{ 115200 }	/* List of legal baudrate
297faddaecSNobuhiro Iwamatsu 												settings for this board */
307faddaecSNobuhiro Iwamatsu 
317faddaecSNobuhiro Iwamatsu /* SDRAM */
326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		(0x8C000000)
336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		(64 * 1024 * 1024)
346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	(CONFIG_SYS_SDRAM_BASE)
356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
367faddaecSNobuhiro Iwamatsu 
377faddaecSNobuhiro Iwamatsu /* Flash(NOR) */
386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		(0xA0000000)
396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI_WIDTH (FLASH_CFI_16BIT)
406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS (1)
416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT  (520)
427faddaecSNobuhiro Iwamatsu 
43a187559eSBin Meng /* U-Boot setting */
446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		(CONFIG_SYS_SDRAM_BASE + 4 * 1024 * 1024)
456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE)
466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(128 * 1024)
477faddaecSNobuhiro Iwamatsu /* Size of DRAM reserved for malloc() use */
486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)
496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(8 * 1024 * 1024)
507faddaecSNobuhiro Iwamatsu 
516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
5200b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_FLASH_QUIET_TEST
546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO	/* print 'E' for empty sector on flinfo */
557faddaecSNobuhiro Iwamatsu /* Timeout for Flash erase operations (in ms) */
566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	(3 * 1000)
577faddaecSNobuhiro Iwamatsu /* Timeout for Flash write operations (in ms) */
586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	(3 * 1000)
597faddaecSNobuhiro Iwamatsu /* Timeout for Flash set sector lock bit operations (in ms) */
606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_LOCK_TOUT		(3 * 1000)
617faddaecSNobuhiro Iwamatsu /* Timeout for Flash clear lock bit operations (in ms) */
626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_UNLOCK_TOUT	(3 * 1000)
637faddaecSNobuhiro Iwamatsu /* Use hardware flash sectors protection instead of U-Boot software protection */
646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_FLASH_PROTECTION
656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_DIRECT_FLASH_TFTP
660e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	(128 * 1024)
670e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		(CONFIG_ENV_SECT_SIZE)
686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + (1 * CONFIG_ENV_SECT_SIZE))
696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET		(CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
710e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND	(CONFIG_ENV_SECT_SIZE)
726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND	(CONFIG_SYS_FLASH_BASE + (2 * CONFIG_ENV_SECT_SIZE))
737faddaecSNobuhiro Iwamatsu 
747faddaecSNobuhiro Iwamatsu /* Clock */
757faddaecSNobuhiro Iwamatsu #define CONFIG_SYS_CLK_FREQ	66666666
76684a501eSNobuhiro Iwamatsu #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
77684a501eSNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
78be45c632SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TMU_CLK_DIV		(4)	/* 4 (default), 16, 64, 256 or 1024 */
797faddaecSNobuhiro Iwamatsu 
80ba932445SNobuhiro Iwamatsu /* Ether */
81ba932445SNobuhiro Iwamatsu #define CONFIG_SH_ETHER 1
82ba932445SNobuhiro Iwamatsu #define CONFIG_SH_ETHER_USE_PORT (1)
83ba932445SNobuhiro Iwamatsu #define CONFIG_SH_ETHER_PHY_ADDR (0x01)
84c8ceca95SYoshihiro Shimoda #define CONFIG_BITBANGMII
85c8ceca95SYoshihiro Shimoda #define CONFIG_BITBANGMII_MULTI
86a80a6619SNobuhiro Iwamatsu #define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_MII
87ba932445SNobuhiro Iwamatsu 
887faddaecSNobuhiro Iwamatsu #endif /* __SH7763RDP_H */
89