xref: /rk3399_rockchip-uboot/include/configs/sbc8641d.h (revision f698738e46cb461e28c2d58228bb34a2fcf5a475)
1c646bba6SJoe Hamman /*
2c646bba6SJoe Hamman  * Copyright 2007 Wind River Systems <www.windriver.com>
3c646bba6SJoe Hamman  * Copyright 2007 Embedded Specialties, Inc.
4c646bba6SJoe Hamman  * Joe Hamman <joe.hamman@embeddedspecialties.com>
5c646bba6SJoe Hamman  *
6c646bba6SJoe Hamman  * Copyright 2006 Freescale Semiconductor.
7c646bba6SJoe Hamman  *
8c646bba6SJoe Hamman  * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
9c646bba6SJoe Hamman  *
10c646bba6SJoe Hamman  * See file CREDITS for list of people who contributed to this
11c646bba6SJoe Hamman  * project.
12c646bba6SJoe Hamman  *
13c646bba6SJoe Hamman  * This program is free software; you can redistribute it and/or
14c646bba6SJoe Hamman  * modify it under the terms of the GNU General Public License as
15c646bba6SJoe Hamman  * published by the Free Software Foundation; either version 2 of
16c646bba6SJoe Hamman  * the License, or (at your option) any later version.
17c646bba6SJoe Hamman  *
18c646bba6SJoe Hamman  * This program is distributed in the hope that it will be useful,
19c646bba6SJoe Hamman  * but WITHOUT ANY WARRANTY; without even the implied warranty of
20c646bba6SJoe Hamman  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
21c646bba6SJoe Hamman  * GNU General Public License for more details.
22c646bba6SJoe Hamman  *
23c646bba6SJoe Hamman  * You should have received a copy of the GNU General Public License
24c646bba6SJoe Hamman  * along with this program; if not, write to the Free Software
25c646bba6SJoe Hamman  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26c646bba6SJoe Hamman  * MA 02111-1307 USA
27c646bba6SJoe Hamman  */
28c646bba6SJoe Hamman 
29c646bba6SJoe Hamman /*
30c646bba6SJoe Hamman  * SBC8641D board configuration file
31c646bba6SJoe Hamman  *
32c646bba6SJoe Hamman  * Make sure you change the MAC address and other network params first,
33c646bba6SJoe Hamman  * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
34c646bba6SJoe Hamman  */
35c646bba6SJoe Hamman 
36c646bba6SJoe Hamman #ifndef __CONFIG_H
37c646bba6SJoe Hamman #define __CONFIG_H
38c646bba6SJoe Hamman 
39c646bba6SJoe Hamman /* High Level Configuration Options */
40c646bba6SJoe Hamman #define CONFIG_MPC86xx		1	/* MPC86xx */
41c646bba6SJoe Hamman #define CONFIG_MPC8641		1	/* MPC8641 specific */
42c646bba6SJoe Hamman #define CONFIG_SBC8641D		1	/* SBC8641D board specific */
43c646bba6SJoe Hamman #define CONFIG_NUM_CPUS         2       /* Number of CPUs in the system */
44c646bba6SJoe Hamman #define CONFIG_LINUX_RESET_VEC  0x100   /* Reset vector used by Linux */
45c646bba6SJoe Hamman 
46c646bba6SJoe Hamman #ifdef RUN_DIAG
476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DIAG_ADDR        0xff800000
48c646bba6SJoe Hamman #endif
49c646bba6SJoe Hamman 
506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RESET_ADDRESS    0xfff00100
51c646bba6SJoe Hamman 
521266df88SBecky Bruce /*
531266df88SBecky Bruce  * virtual address to be used for temporary mappings.  There
541266df88SBecky Bruce  * should be 128k free at this VA.
551266df88SBecky Bruce  */
561266df88SBecky Bruce #define CONFIG_SYS_SCRATCH_VA	0xe8000000
571266df88SBecky Bruce 
58cca34967SJoe Hamman #define CONFIG_PCI		1	/* Enable PCIE */
59cca34967SJoe Hamman #define CONFIG_PCI1		1	/* PCIE controler 1 (slot 1) */
60cca34967SJoe Hamman #define CONFIG_PCI2		1	/* PCIE controler 2 (slot 2) */
61cca34967SJoe Hamman #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
62713d8186SBecky Bruce #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
63c646bba6SJoe Hamman 
64c646bba6SJoe Hamman #define CONFIG_TSEC_ENET		/* tsec ethernet support */
65c646bba6SJoe Hamman #define CONFIG_ENV_OVERWRITE
66c646bba6SJoe Hamman 
6723f935c0SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported and enabled */
6823f935c0SBecky Bruce 
69c646bba6SJoe Hamman #undef CONFIG_SPD_EEPROM		/* Do not use SPD EEPROM for DDR setup*/
70c646bba6SJoe Hamman #undef CONFIG_DDR_ECC			/* only for ECC DDR module */
71c646bba6SJoe Hamman #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
72c646bba6SJoe Hamman #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
73c646bba6SJoe Hamman #define CONFIG_NUM_DDR_CONTROLLERS     2
74c646bba6SJoe Hamman #define CACHE_LINE_INTERLEAVING		0x20000000
75c646bba6SJoe Hamman #define PAGE_INTERLEAVING		0x21000000
76c646bba6SJoe Hamman #define BANK_INTERLEAVING		0x22000000
77c646bba6SJoe Hamman #define SUPER_BANK_INTERLEAVING		0x23000000
78c646bba6SJoe Hamman 
79c646bba6SJoe Hamman 
80c646bba6SJoe Hamman #define CONFIG_ALTIVEC          1
81c646bba6SJoe Hamman 
82c646bba6SJoe Hamman /*
83c646bba6SJoe Hamman  * L2CR setup -- make sure this is right for your board!
84c646bba6SJoe Hamman  */
856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_L2
86c646bba6SJoe Hamman #define L2_INIT		0
87c646bba6SJoe Hamman #define L2_ENABLE	(L2CR_L2E)
88c646bba6SJoe Hamman 
89c646bba6SJoe Hamman #ifndef CONFIG_SYS_CLK_FREQ
90c646bba6SJoe Hamman #define CONFIG_SYS_CLK_FREQ     get_board_sys_clk(0)
91c646bba6SJoe Hamman #endif
92c646bba6SJoe Hamman 
93c646bba6SJoe Hamman #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
94c646bba6SJoe Hamman 
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_DRAM_TEST				/* memory test, takes time */
966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */
976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
98c646bba6SJoe Hamman 
99c646bba6SJoe Hamman /*
100c646bba6SJoe Hamman  * Base addresses -- Note these are effective addresses where the
101c646bba6SJoe Hamman  * actual resources get mapped (not physical addresses)
102c646bba6SJoe Hamman  */
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR		0xf8000000	/* relocated CCSRBAR */
1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
106c646bba6SJoe Hamman 
107*f698738eSJon Loeliger #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
108*f698738eSJon Loeliger #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	0x0
109*f698738eSJon Loeliger 
1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_ADDR		(CONFIG_SYS_CCSRBAR+0x8000)
1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_ADDR		(CONFIG_SYS_CCSRBAR+0x9000)
112cca34967SJoe Hamman 
113c646bba6SJoe Hamman /*
114c646bba6SJoe Hamman  * DDR Setup
115c646bba6SJoe Hamman  */
1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory */
1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE2	0x10000000	/* DDR bank 2 */
1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE2		CONFIG_SYS_DDR_SDRAM_BASE2
1201266df88SBecky Bruce #define CONFIG_SYS_MAX_DDR_BAT_SIZE	0x80000000	/* BAT mapping size */
121c646bba6SJoe Hamman #define CONFIG_VERY_BIG_RAM
122c646bba6SJoe Hamman 
123c646bba6SJoe Hamman #define MPC86xx_DDR_SDRAM_CLK_CNTL
124c646bba6SJoe Hamman 
1259bd4e591SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	2
1269bd4e591SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	2
1279bd4e591SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
1289bd4e591SKumar Gala 
129c646bba6SJoe Hamman #if defined(CONFIG_SPD_EEPROM)
130c646bba6SJoe Hamman     /*
131c646bba6SJoe Hamman      * Determine DDR configuration from I2C interface.
132c646bba6SJoe Hamman      */
133c646bba6SJoe Hamman     #define SPD_EEPROM_ADDRESS1		0x51		/* DDR DIMM */
134c646bba6SJoe Hamman     #define SPD_EEPROM_ADDRESS2		0x52		/* DDR DIMM */
135c646bba6SJoe Hamman     #define SPD_EEPROM_ADDRESS3		0x53		/* DDR DIMM */
136c646bba6SJoe Hamman     #define SPD_EEPROM_ADDRESS4		0x54		/* DDR DIMM */
137c646bba6SJoe Hamman 
138c646bba6SJoe Hamman #else
139c646bba6SJoe Hamman     /*
140c646bba6SJoe Hamman      * Manually set up DDR1 & DDR2 parameters
141c646bba6SJoe Hamman      */
142c646bba6SJoe Hamman 
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_SDRAM_SIZE	512		/* DDR is 512MB */
144c646bba6SJoe Hamman 
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CS0_BNDS	0x0000000F
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CS1_BNDS	0x00000000
1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CS2_BNDS	0x00000000
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CS3_BNDS	0x00000000
1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010102
1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CS1_CONFIG	0x00000000
1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CS2_CONFIG	0x00000000
1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CS3_CONFIG	0x00000000
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_TIMING_3 0x00000000
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_TIMING_0	0x00220802
1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_TIMING_1	0x38377322
1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_TIMING_2	0x002040c7
1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CFG_1A	0x43008008
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CFG_2	0x24401000
1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_MODE_1	0x23c00542
1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_MODE_2	0x00000000
1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_MODE_CTL	0x00000000
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_INTERVAL	0x05080100
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_DATA_INIT	0x00000000
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CLK_CTRL	0x03800000
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CFG_1B	0xC3008008
166c646bba6SJoe Hamman 
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CS0_BNDS	0x0010001F
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CS1_BNDS	0x00000000
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CS2_BNDS	0x00000000
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CS3_BNDS	0x00000000
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CS0_CONFIG	0x80010102
1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CS1_CONFIG	0x00000000
1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CS2_CONFIG	0x00000000
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CS3_CONFIG	0x00000000
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_EXT_REFRESH 0x00000000
1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_TIMING_0	0x00220802
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_TIMING_1	0x38377322
1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_TIMING_2	0x002040c7
1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CFG_1A	0x43008008
1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CFG_2	0x24401000
1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_MODE_1	0x23c00542
1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_MODE_2	0x00000000
1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_MODE_CTL	0x00000000
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_INTERVAL	0x05080100
1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_DATA_INIT	0x00000000
1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CLK_CTRL	0x03800000
1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CFG_1B	0xC3008008
188c646bba6SJoe Hamman 
189c646bba6SJoe Hamman 
190c646bba6SJoe Hamman #endif
191c646bba6SJoe Hamman 
19232628c50SJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_ID_EEPROM	1
193c646bba6SJoe Hamman #define ID_EEPROM_ADDR 0x57 */
194c646bba6SJoe Hamman 
195c646bba6SJoe Hamman /*
196c646bba6SJoe Hamman  * The SBC8641D contains 16MB flash space at ff000000.
197c646bba6SJoe Hamman  */
1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE      0xff000000  /* start of FLASH 16M */
199c646bba6SJoe Hamman 
200c646bba6SJoe Hamman /* Flash */
2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM		0xff001001	/* port size 16bit */
2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM		0xff006e65	/* 16MB Boot Flash area */
203c646bba6SJoe Hamman 
204c646bba6SJoe Hamman /* 64KB EEPROM */
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM		0xf0000801	/* port size 16bit */
2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM		0xffff6e65	/* 64K EEPROM area */
207c646bba6SJoe Hamman 
208c646bba6SJoe Hamman /* EPLD - User switches, board id, LEDs */
2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM		0xf1000801	/* port size 16bit */
2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM		0xfff06e65	/* EPLD (switches, board ID, LEDs) area */
211c646bba6SJoe Hamman 
212c646bba6SJoe Hamman /* Local bus SDRAM 128MB */
2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM		0xe0001861	/* port size ?bit */
2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM		0xfc006cc0	/* 128MB local bus SDRAM area (1st half) */
2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR4_PRELIM		0xe4001861	/* port size ?bit */
2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR4_PRELIM		0xfc006cc0	/* 128MB local bus SDRAM area (2nd half) */
217c646bba6SJoe Hamman 
218c646bba6SJoe Hamman /* Disk on Chip (DOC) 128MB */
2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR5_PRELIM		0xe8001001	/* port size ?bit */
2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR5_PRELIM		0xf8006e65	/* 128MB local bus SDRAM area (2nd half) */
221c646bba6SJoe Hamman 
222c646bba6SJoe Hamman /* LCD */
2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR6_PRELIM		0xf4000801	/* port size ?bit */
2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR6_PRELIM		0xfff06e65	/* 128MB local bus SDRAM area (2nd half) */
225c646bba6SJoe Hamman 
226c646bba6SJoe Hamman /* Control logic & misc peripherals */
2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR7_PRELIM		0xf2000801	/* port size ?bit */
2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR7_PRELIM		0xfff06e65	/* 128MB local bus SDRAM area (2nd half) */
229c646bba6SJoe Hamman 
2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	131		/* sectors per device */
232c646bba6SJoe Hamman 
2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	TEXT_BASE	/* start of monitor */
237bf9a8c34SBecky Bruce #define CONFIG_SYS_MONITOR_BASE_EARLY   0xfff00000	/* early monitor loc */
238c646bba6SJoe Hamman 
23900b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_WRITE_SWAPPED_DATA
2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION
244c646bba6SJoe Hamman 
245c646bba6SJoe Hamman #undef CONFIG_CLOCKS_IN_MHZ
246c646bba6SJoe Hamman 
247c646bba6SJoe Hamman #define CONFIG_L1_INIT_RAM
2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_INIT_RAM_LOCK
2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x0fd00000	/* Initial RAM address */
251c646bba6SJoe Hamman #else
2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xf8400000	/* Initial RAM address */
253c646bba6SJoe Hamman #endif
2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END	0x4000		/* End of used area in RAM */
255c646bba6SJoe Hamman 
2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	128		/* num bytes initial data */
2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
259c646bba6SJoe Hamman 
2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)    /* Reserve 256 kB for Mon */
2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(128 * 1024)    /* Reserved for malloc */
262c646bba6SJoe Hamman 
263c646bba6SJoe Hamman /* Serial Port */
264c646bba6SJoe Hamman #define CONFIG_CONS_INDEX     1
265c646bba6SJoe Hamman #undef	CONFIG_SERIAL_SOFTWARE_FIFO
2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE    1
2696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
270c646bba6SJoe Hamman 
2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
272c646bba6SJoe Hamman 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
273c646bba6SJoe Hamman 
2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1        (CONFIG_SYS_CCSRBAR+0x4500)
2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2        (CONFIG_SYS_CCSRBAR+0x4600)
276c646bba6SJoe Hamman 
277c646bba6SJoe Hamman /* Use the HUSH parser */
2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef  CONFIG_SYS_HUSH_PARSER
2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
281c646bba6SJoe Hamman #endif
282c646bba6SJoe Hamman 
283c646bba6SJoe Hamman /*
284c646bba6SJoe Hamman  * Pass open firmware flat tree to kernel
285c646bba6SJoe Hamman  */
28613f5433fSJon Loeliger #define CONFIG_OF_LIBFDT		1
287c646bba6SJoe Hamman #define CONFIG_OF_BOARD_SETUP		1
28813f5433fSJon Loeliger #define CONFIG_OF_STDOUT_VIA_ALIAS	1
289c646bba6SJoe Hamman 
2906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_VSPRINTF	1
2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_STRTOUL	1
292c646bba6SJoe Hamman 
293c646bba6SJoe Hamman /*
294c646bba6SJoe Hamman  * I2C
295c646bba6SJoe Hamman  */
296c646bba6SJoe Hamman #define	CONFIG_FSL_I2C		/* Use FSL common I2C driver */
297c646bba6SJoe Hamman #define	CONFIG_HARD_I2C		/* I2C with hardware support*/
298c646bba6SJoe Hamman #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES        {0x69}	/* Don't probe these addrs */
3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3100
303c646bba6SJoe Hamman 
304c646bba6SJoe Hamman /*
305c646bba6SJoe Hamman  * RapidIO MMU
306c646bba6SJoe Hamman  */
3076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_BASE	0xc0000000	/* base address */
3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_PHYS	CONFIG_SYS_RIO_MEM_BASE
3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE	0x20000000	/* 128M */
310c646bba6SJoe Hamman 
311c646bba6SJoe Hamman /*
312c646bba6SJoe Hamman  * General PCI
313c646bba6SJoe Hamman  * Addresses are mapped 1-1.
314c646bba6SJoe Hamman  */
3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE	0x80000000
3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE	0xe2000000
3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS	CONFIG_SYS_PCI1_IO_BASE
3206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE	0x1000000	/* 16M */
321c646bba6SJoe Hamman 
3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_BASE	0xa0000000
3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_PHYS	CONFIG_SYS_PCI2_MEM_BASE
3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE	0x10000000	/* 256M */
3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE	0xe3000000
3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS	CONFIG_SYS_PCI2_IO_BASE
3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE	0x1000000	/* 16M */
328c646bba6SJoe Hamman 
329c646bba6SJoe Hamman #if defined(CONFIG_PCI)
330c646bba6SJoe Hamman 
331c646bba6SJoe Hamman #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
332c646bba6SJoe Hamman 
3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
334c646bba6SJoe Hamman 
335c646bba6SJoe Hamman #define CONFIG_NET_MULTI
336c646bba6SJoe Hamman #define CONFIG_PCI_PNP			/* do pci plug-and-play */
337c646bba6SJoe Hamman 
338c646bba6SJoe Hamman #undef CONFIG_EEPRO100
339c646bba6SJoe Hamman #undef CONFIG_TULIP
340c646bba6SJoe Hamman 
341c646bba6SJoe Hamman #if !defined(CONFIG_PCI_PNP)
342c646bba6SJoe Hamman     #define PCI_ENET0_IOADDR	0xe0000000
343c646bba6SJoe Hamman     #define PCI_ENET0_MEMADDR	0xe0000000
344c646bba6SJoe Hamman     #define PCI_IDSEL_NUMBER	0x0c	/* slot0->3(IDSEL)=12->15 */
345c646bba6SJoe Hamman #endif
346c646bba6SJoe Hamman 
347c646bba6SJoe Hamman #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
348c646bba6SJoe Hamman 
349c646bba6SJoe Hamman #define CONFIG_DOS_PARTITION
350c646bba6SJoe Hamman #undef CONFIG_SCSI_AHCI
351c646bba6SJoe Hamman 
352c646bba6SJoe Hamman #ifdef CONFIG_SCSI_AHCI
353c646bba6SJoe Hamman #define CONFIG_SATA_ULI5288
3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN	1
3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
358c646bba6SJoe Hamman #endif
359c646bba6SJoe Hamman 
360c646bba6SJoe Hamman #endif	/* CONFIG_PCI */
361c646bba6SJoe Hamman 
362c646bba6SJoe Hamman #if defined(CONFIG_TSEC_ENET)
363c646bba6SJoe Hamman 
364c646bba6SJoe Hamman #ifndef CONFIG_NET_MULTI
365c646bba6SJoe Hamman #define CONFIG_NET_MULTI	1
366c646bba6SJoe Hamman #endif
367c646bba6SJoe Hamman 
368c646bba6SJoe Hamman /* #define CONFIG_MII		1 */	/* MII PHY management */
369c646bba6SJoe Hamman 
370c646bba6SJoe Hamman #define CONFIG_TSEC1    1
371c646bba6SJoe Hamman #define CONFIG_TSEC1_NAME       "eTSEC1"
372c646bba6SJoe Hamman #define CONFIG_TSEC2    1
373c646bba6SJoe Hamman #define CONFIG_TSEC2_NAME       "eTSEC2"
374c646bba6SJoe Hamman #define CONFIG_TSEC3    1
375c646bba6SJoe Hamman #define CONFIG_TSEC3_NAME       "eTSEC3"
376c646bba6SJoe Hamman #define CONFIG_TSEC4    1
377c646bba6SJoe Hamman #define CONFIG_TSEC4_NAME       "eTSEC4"
378c646bba6SJoe Hamman 
379c646bba6SJoe Hamman #define TSEC1_PHY_ADDR		0x1F
380c646bba6SJoe Hamman #define TSEC2_PHY_ADDR		0x00
381c646bba6SJoe Hamman #define TSEC3_PHY_ADDR		0x01
382c646bba6SJoe Hamman #define TSEC4_PHY_ADDR		0x02
383c646bba6SJoe Hamman #define TSEC1_PHYIDX		0
384c646bba6SJoe Hamman #define TSEC2_PHYIDX		0
385c646bba6SJoe Hamman #define TSEC3_PHYIDX		0
386c646bba6SJoe Hamman #define TSEC4_PHYIDX		0
3873a79013eSAndy Fleming #define TSEC1_FLAGS		TSEC_GIGABIT
3883a79013eSAndy Fleming #define TSEC2_FLAGS		TSEC_GIGABIT
3893a79013eSAndy Fleming #define TSEC3_FLAGS		TSEC_GIGABIT
3903a79013eSAndy Fleming #define TSEC4_FLAGS		TSEC_GIGABIT
391c646bba6SJoe Hamman 
3926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TBIPA_VALUE	0x1e	/* Set TBI address not to conflict with TSEC1_PHY_ADDR */
393c646bba6SJoe Hamman 
394c646bba6SJoe Hamman #define CONFIG_ETHPRIME		"eTSEC1"
395c646bba6SJoe Hamman 
396c646bba6SJoe Hamman #endif	/* CONFIG_TSEC_ENET */
397c646bba6SJoe Hamman 
398c646bba6SJoe Hamman /*
399c646bba6SJoe Hamman  * BAT0         2G     Cacheable, non-guarded
400c646bba6SJoe Hamman  * 0x0000_0000  2G     DDR
401c646bba6SJoe Hamman  */
4026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
4036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U	(BATU_BL_2G | BATU_VS | BATU_VP)
4046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE )
4056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U	CONFIG_SYS_DBAT0U
406c646bba6SJoe Hamman 
407c646bba6SJoe Hamman /*
408c646bba6SJoe Hamman  * BAT1         1G     Cache-inhibited, guarded
409c646bba6SJoe Hamman  * 0x8000_0000  512M   PCI-Express 1 Memory
410c646bba6SJoe Hamman  * 0xa000_0000  512M   PCI-Express 2 Memory
411c646bba6SJoe Hamman  *	Changed it for operating from 0xd0000000
412c646bba6SJoe Hamman  */
4136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L	( CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW \
414c646bba6SJoe Hamman 			| BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
4156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U	(CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
4166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
4176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U	CONFIG_SYS_DBAT1U
418c646bba6SJoe Hamman 
419c646bba6SJoe Hamman /*
420c646bba6SJoe Hamman  * BAT2         512M   Cache-inhibited, guarded
421c646bba6SJoe Hamman  * 0xc000_0000  512M   RapidIO Memory
422c646bba6SJoe Hamman  */
4236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L	(CONFIG_SYS_RIO_MEM_BASE | BATL_PP_RW \
424c646bba6SJoe Hamman 			| BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
4256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_RIO_MEM_BASE | BATU_BL_512M | BATU_VS | BATU_VP)
4266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_RIO_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
4276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
428c646bba6SJoe Hamman 
429c646bba6SJoe Hamman /*
430c646bba6SJoe Hamman  * BAT3         4M     Cache-inhibited, guarded
431c646bba6SJoe Hamman  * 0xf800_0000  4M     CCSR
432c646bba6SJoe Hamman  */
4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L	( CONFIG_SYS_CCSRBAR | BATL_PP_RW \
434c646bba6SJoe Hamman 			| BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
4356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U	(CONFIG_SYS_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP)
4366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
4376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U	CONFIG_SYS_DBAT3U
438c646bba6SJoe Hamman 
439*f698738eSJon Loeliger #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
440*f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
441*f698738eSJon Loeliger 				       | BATL_PP_RW | BATL_CACHEINHIBIT \
442*f698738eSJon Loeliger 				       | BATL_GUARDEDSTORAGE)
443*f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
444*f698738eSJon Loeliger 				       | BATU_BL_1M | BATU_VS | BATU_VP)
445*f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
446*f698738eSJon Loeliger 				       | BATL_PP_RW | BATL_CACHEINHIBIT)
447*f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
448*f698738eSJon Loeliger #endif
449*f698738eSJon Loeliger 
450c646bba6SJoe Hamman /*
451c646bba6SJoe Hamman  * BAT4         32M    Cache-inhibited, guarded
452c646bba6SJoe Hamman  * 0xe200_0000  16M    PCI-Express 1 I/O
453c646bba6SJoe Hamman  * 0xe300_0000  16M    PCI-Express 2 I/0
454c646bba6SJoe Hamman  *    Note that this is at 0xe0000000
455c646bba6SJoe Hamman  */
4566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L	( CONFIG_SYS_PCI1_IO_BASE | BATL_PP_RW \
457c646bba6SJoe Hamman 			| BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U	(CONFIG_SYS_PCI1_IO_BASE | BATU_BL_32M | BATU_VS | BATU_VP)
4596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_PCI1_IO_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
4606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U	CONFIG_SYS_DBAT4U
461c646bba6SJoe Hamman 
462c646bba6SJoe Hamman /*
463c646bba6SJoe Hamman  * BAT5         128K   Cacheable, non-guarded
464c646bba6SJoe Hamman  * 0xe401_0000  128K   Init RAM for stack in the CPU DCache (no backing memory)
465c646bba6SJoe Hamman  */
4666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
4686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L	CONFIG_SYS_DBAT5L
4696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U	CONFIG_SYS_DBAT5U
470c646bba6SJoe Hamman 
471c646bba6SJoe Hamman /*
472c646bba6SJoe Hamman  * BAT6         32M    Cache-inhibited, guarded
473c646bba6SJoe Hamman  * 0xfe00_0000  32M    FLASH
474c646bba6SJoe Hamman  */
4756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW \
476c646bba6SJoe Hamman 			| BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
4776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP)
4786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L	((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE)
4796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	CONFIG_SYS_DBAT6U
480c646bba6SJoe Hamman 
481bf9a8c34SBecky Bruce /* Map the last 1M of flash where we're running from reset */
482bf9a8c34SBecky Bruce #define CONFIG_SYS_DBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
483bf9a8c34SBecky Bruce 				 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
484bf9a8c34SBecky Bruce #define CONFIG_SYS_DBAT6U_EARLY	(TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
485bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
486bf9a8c34SBecky Bruce 				 | BATL_MEMCOHERENCE)
487bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6U_EARLY	CONFIG_SYS_DBAT6U_EARLY
488bf9a8c34SBecky Bruce 
4896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	0x00000000
4906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	0x00000000
4916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L	0x00000000
4926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U	0x00000000
493c646bba6SJoe Hamman 
494c646bba6SJoe Hamman /*
495c646bba6SJoe Hamman  * Environment
496c646bba6SJoe Hamman  */
4975a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
4986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x40000)
4990e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
5000e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x2000
501c646bba6SJoe Hamman 
502c646bba6SJoe Hamman #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
5036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
504c646bba6SJoe Hamman 
505c646bba6SJoe Hamman #include <config_cmd_default.h>
506c646bba6SJoe Hamman     #define CONFIG_CMD_PING
507c646bba6SJoe Hamman     #define CONFIG_CMD_I2C
5084f93f8b1SBecky Bruce     #define CONFIG_CMD_REGINFO
509c646bba6SJoe Hamman 
510c646bba6SJoe Hamman #if defined(CONFIG_PCI)
511c646bba6SJoe Hamman     #define CONFIG_CMD_PCI
512c646bba6SJoe Hamman #endif
513c646bba6SJoe Hamman 
514c646bba6SJoe Hamman #undef CONFIG_WATCHDOG			/* watchdog disabled */
515c646bba6SJoe Hamman 
516c646bba6SJoe Hamman /*
517c646bba6SJoe Hamman  * Miscellaneous configurable options
518c646bba6SJoe Hamman  */
5196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
5206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
5216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
522c646bba6SJoe Hamman 
52330b52df9SJon Loeliger #if defined(CONFIG_CMD_KGDB)
5246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
525c646bba6SJoe Hamman #else
5266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
527c646bba6SJoe Hamman #endif
528c646bba6SJoe Hamman 
5296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
5306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
5316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
5326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
533c646bba6SJoe Hamman 
534c646bba6SJoe Hamman /*
535c646bba6SJoe Hamman  * For booting Linux, the board info and command line data
536c646bba6SJoe Hamman  * have to be in the first 8 MB of memory, since this is
537c646bba6SJoe Hamman  * the maximum mapped by the Linux kernel during initialization.
538c646bba6SJoe Hamman  */
5396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
540c646bba6SJoe Hamman 
541c646bba6SJoe Hamman /* Cache Configuration */
5426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DCACHE_SIZE		32768
5436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE	32
54430b52df9SJon Loeliger #if defined(CONFIG_CMD_KGDB)
5456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SHIFT	5	/*log base 2 of the above value*/
546c646bba6SJoe Hamman #endif
547c646bba6SJoe Hamman 
548c646bba6SJoe Hamman /*
549c646bba6SJoe Hamman  * Internal Definitions
550c646bba6SJoe Hamman  *
551c646bba6SJoe Hamman  * Boot Flags
552c646bba6SJoe Hamman  */
553c646bba6SJoe Hamman #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
554c646bba6SJoe Hamman #define BOOTFLAG_WARM	0x02		/* Software reboot */
555c646bba6SJoe Hamman 
55630b52df9SJon Loeliger #if defined(CONFIG_CMD_KGDB)
557c646bba6SJoe Hamman #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
558c646bba6SJoe Hamman #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
559c646bba6SJoe Hamman #endif
560c646bba6SJoe Hamman 
561c646bba6SJoe Hamman /*
562c646bba6SJoe Hamman  * Environment Configuration
563c646bba6SJoe Hamman  */
564c646bba6SJoe Hamman 
565c646bba6SJoe Hamman /* The mac addresses for all ethernet interface */
566c646bba6SJoe Hamman #if defined(CONFIG_TSEC_ENET)
567c646bba6SJoe Hamman #define CONFIG_ETHADDR   02:E0:0C:00:00:01
568c646bba6SJoe Hamman #define CONFIG_ETH1ADDR  02:E0:0C:00:01:FD
569c646bba6SJoe Hamman #define CONFIG_ETH2ADDR  02:E0:0C:00:02:FD
570c646bba6SJoe Hamman #define CONFIG_ETH3ADDR  02:E0:0C:00:03:FD
571c646bba6SJoe Hamman #endif
572c646bba6SJoe Hamman 
57310327dc5SAndy Fleming #define CONFIG_HAS_ETH0		1
574c646bba6SJoe Hamman #define CONFIG_HAS_ETH1		1
575c646bba6SJoe Hamman #define CONFIG_HAS_ETH2		1
576c646bba6SJoe Hamman #define CONFIG_HAS_ETH3		1
577c646bba6SJoe Hamman 
578c646bba6SJoe Hamman #define CONFIG_IPADDR		192.168.0.50
579c646bba6SJoe Hamman 
580c646bba6SJoe Hamman #define CONFIG_HOSTNAME		sbc8641d
581c646bba6SJoe Hamman #define CONFIG_ROOTPATH		/opt/eldk/ppc_74xx
582c646bba6SJoe Hamman #define CONFIG_BOOTFILE		uImage
583c646bba6SJoe Hamman 
584c646bba6SJoe Hamman #define CONFIG_SERVERIP		192.168.0.2
585c646bba6SJoe Hamman #define CONFIG_GATEWAYIP	192.168.0.1
586c646bba6SJoe Hamman #define CONFIG_NETMASK		255.255.255.0
587c646bba6SJoe Hamman 
588c646bba6SJoe Hamman /* default location for tftp and bootm */
589c646bba6SJoe Hamman #define CONFIG_LOADADDR		1000000
590c646bba6SJoe Hamman 
591c646bba6SJoe Hamman #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
592c646bba6SJoe Hamman #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
593c646bba6SJoe Hamman 
594c646bba6SJoe Hamman #define CONFIG_BAUDRATE	115200
595c646bba6SJoe Hamman 
596c646bba6SJoe Hamman #define	CONFIG_EXTRA_ENV_SETTINGS					\
597c646bba6SJoe Hamman    "netdev=eth0\0"							\
598c646bba6SJoe Hamman    "consoledev=ttyS0\0"							\
599c646bba6SJoe Hamman    "ramdiskaddr=2000000\0"						\
600c646bba6SJoe Hamman    "ramdiskfile=uRamdisk\0"						\
601c646bba6SJoe Hamman    "dtbaddr=400000\0"							\
602c646bba6SJoe Hamman    "dtbfile=sbc8641d.dtb\0"						\
603c646bba6SJoe Hamman    "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0"	\
604c646bba6SJoe Hamman    "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0"	\
605c646bba6SJoe Hamman    "maxcpus=1"
606c646bba6SJoe Hamman 
607c646bba6SJoe Hamman #define CONFIG_NFSBOOTCOMMAND						\
608c646bba6SJoe Hamman    "setenv bootargs root=/dev/nfs rw "					\
609c646bba6SJoe Hamman       "nfsroot=$serverip:$rootpath "					\
610c646bba6SJoe Hamman       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "	\
611c646bba6SJoe Hamman       "console=$consoledev,$baudrate $othbootargs;"			\
612c646bba6SJoe Hamman    "tftp $loadaddr $bootfile;"						\
613c646bba6SJoe Hamman    "tftp $dtbaddr $dtbfile;"						\
614c646bba6SJoe Hamman    "bootm $loadaddr - $dtbaddr"
615c646bba6SJoe Hamman 
616c646bba6SJoe Hamman #define CONFIG_RAMBOOTCOMMAND						\
617c646bba6SJoe Hamman    "setenv bootargs root=/dev/ram rw "					\
618c646bba6SJoe Hamman       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "	\
619c646bba6SJoe Hamman       "console=$consoledev,$baudrate $othbootargs;"			\
620c646bba6SJoe Hamman    "tftp $ramdiskaddr $ramdiskfile;"					\
621c646bba6SJoe Hamman    "tftp $loadaddr $bootfile;"						\
622c646bba6SJoe Hamman    "tftp $dtbaddr $dtbfile;"						\
623c646bba6SJoe Hamman    "bootm $loadaddr $ramdiskaddr $dtbaddr"
624c646bba6SJoe Hamman 
625c646bba6SJoe Hamman #define CONFIG_FLASHBOOTCOMMAND						\
626c646bba6SJoe Hamman    "setenv bootargs root=/dev/ram rw "					\
627c646bba6SJoe Hamman       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "	\
628c646bba6SJoe Hamman       "console=$consoledev,$baudrate $othbootargs;"			\
629c646bba6SJoe Hamman    "bootm ffd00000 ffb00000 ffa00000"
630c646bba6SJoe Hamman 
631c646bba6SJoe Hamman #define CONFIG_BOOTCOMMAND  CONFIG_FLASHBOOTCOMMAND
632c646bba6SJoe Hamman 
633c646bba6SJoe Hamman #endif	/* __CONFIG_H */
634