1c646bba6SJoe Hamman /* 2c646bba6SJoe Hamman * Copyright 2007 Wind River Systems <www.windriver.com> 3c646bba6SJoe Hamman * Copyright 2007 Embedded Specialties, Inc. 4c646bba6SJoe Hamman * Joe Hamman <joe.hamman@embeddedspecialties.com> 5c646bba6SJoe Hamman * 6c646bba6SJoe Hamman * Copyright 2006 Freescale Semiconductor. 7c646bba6SJoe Hamman * 8c646bba6SJoe Hamman * Srikanth Srinivasan (srikanth.srinivasan@freescale.com) 9c646bba6SJoe Hamman * 101a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 11c646bba6SJoe Hamman */ 12c646bba6SJoe Hamman 13c646bba6SJoe Hamman /* 14c646bba6SJoe Hamman * SBC8641D board configuration file 15c646bba6SJoe Hamman * 16c646bba6SJoe Hamman * Make sure you change the MAC address and other network params first, 1792ac5208SJoe Hershberger * search for CONFIG_SERVERIP, etc in this file. 18c646bba6SJoe Hamman */ 19c646bba6SJoe Hamman 20c646bba6SJoe Hamman #ifndef __CONFIG_H 21c646bba6SJoe Hamman #define __CONFIG_H 22c646bba6SJoe Hamman 23c646bba6SJoe Hamman /* High Level Configuration Options */ 24c646bba6SJoe Hamman #define CONFIG_MPC8641 1 /* MPC8641 specific */ 25c646bba6SJoe Hamman #define CONFIG_SBC8641D 1 /* SBC8641D board specific */ 267649a590SKumar Gala #define CONFIG_MP 1 /* support multiple processors */ 27c646bba6SJoe Hamman #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ 28c646bba6SJoe Hamman 292ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff00000 302ae18241SWolfgang Denk 31c646bba6SJoe Hamman #ifdef RUN_DIAG 326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DIAG_ADDR 0xff800000 33c646bba6SJoe Hamman #endif 34c646bba6SJoe Hamman 356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RESET_ADDRESS 0xfff00100 36c646bba6SJoe Hamman 371266df88SBecky Bruce /* 381266df88SBecky Bruce * virtual address to be used for temporary mappings. There 391266df88SBecky Bruce * should be 128k free at this VA. 401266df88SBecky Bruce */ 411266df88SBecky Bruce #define CONFIG_SYS_SCRATCH_VA 0xe8000000 421266df88SBecky Bruce 437cee1dfdSKumar Gala #define CONFIG_SYS_SRIO 447cee1dfdSKumar Gala #define CONFIG_SRIO1 /* SRIO port 1 */ 457cee1dfdSKumar Gala 46cca34967SJoe Hamman #define CONFIG_PCI 1 /* Enable PCIE */ 4746f3e385SKumar Gala #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */ 4846f3e385SKumar Gala #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */ 49cca34967SJoe Hamman #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 50842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 51713d8186SBecky Bruce #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 52c646bba6SJoe Hamman 53c646bba6SJoe Hamman #define CONFIG_TSEC_ENET /* tsec ethernet support */ 54c646bba6SJoe Hamman #define CONFIG_ENV_OVERWRITE 55c646bba6SJoe Hamman 564bbfd3e2SPeter Tyser #define CONFIG_BAT_RW 1 /* Use common BAT rw code */ 5723f935c0SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */ 5823f935c0SBecky Bruce 59c646bba6SJoe Hamman #undef CONFIG_SPD_EEPROM /* Do not use SPD EEPROM for DDR setup*/ 60c646bba6SJoe Hamman #undef CONFIG_DDR_ECC /* only for ECC DDR module */ 61c646bba6SJoe Hamman #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 62c646bba6SJoe Hamman #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 63c646bba6SJoe Hamman #define CONFIG_NUM_DDR_CONTROLLERS 2 64c646bba6SJoe Hamman #define CACHE_LINE_INTERLEAVING 0x20000000 65c646bba6SJoe Hamman #define PAGE_INTERLEAVING 0x21000000 66c646bba6SJoe Hamman #define BANK_INTERLEAVING 0x22000000 67c646bba6SJoe Hamman #define SUPER_BANK_INTERLEAVING 0x23000000 68c646bba6SJoe Hamman 69c646bba6SJoe Hamman 70c646bba6SJoe Hamman #define CONFIG_ALTIVEC 1 71c646bba6SJoe Hamman 72c646bba6SJoe Hamman /* 73c646bba6SJoe Hamman * L2CR setup -- make sure this is right for your board! 74c646bba6SJoe Hamman */ 756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_L2 76c646bba6SJoe Hamman #define L2_INIT 0 77c646bba6SJoe Hamman #define L2_ENABLE (L2CR_L2E) 78c646bba6SJoe Hamman 79c646bba6SJoe Hamman #ifndef CONFIG_SYS_CLK_FREQ 80c646bba6SJoe Hamman #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) 81c646bba6SJoe Hamman #endif 82c646bba6SJoe Hamman 83c646bba6SJoe Hamman #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 84c646bba6SJoe Hamman 856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ 876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 88c646bba6SJoe Hamman 89c646bba6SJoe Hamman /* 90c646bba6SJoe Hamman * Base addresses -- Note these are effective addresses where the 91c646bba6SJoe Hamman * actual resources get mapped (not physical addresses) 92c646bba6SJoe Hamman */ 936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR 0xf8000000 /* relocated CCSRBAR */ 956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 96c646bba6SJoe Hamman 97f698738eSJon Loeliger #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 98f698738eSJon Loeliger #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0 99ad19e7a5SKumar Gala #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW 100f698738eSJon Loeliger 101c646bba6SJoe Hamman /* 102c646bba6SJoe Hamman * DDR Setup 103c646bba6SJoe Hamman */ 1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */ 1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE2 0x10000000 /* DDR bank 2 */ 1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE2 CONFIG_SYS_DDR_SDRAM_BASE2 1081266df88SBecky Bruce #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */ 109c646bba6SJoe Hamman #define CONFIG_VERY_BIG_RAM 110c646bba6SJoe Hamman 1119bd4e591SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS 2 1129bd4e591SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 2 1139bd4e591SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 1149bd4e591SKumar Gala 115c646bba6SJoe Hamman #if defined(CONFIG_SPD_EEPROM) 116c646bba6SJoe Hamman /* 117c646bba6SJoe Hamman * Determine DDR configuration from I2C interface. 118c646bba6SJoe Hamman */ 119c646bba6SJoe Hamman #define SPD_EEPROM_ADDRESS1 0x51 /* DDR DIMM */ 120c646bba6SJoe Hamman #define SPD_EEPROM_ADDRESS2 0x52 /* DDR DIMM */ 121c646bba6SJoe Hamman #define SPD_EEPROM_ADDRESS3 0x53 /* DDR DIMM */ 122c646bba6SJoe Hamman #define SPD_EEPROM_ADDRESS4 0x54 /* DDR DIMM */ 123c646bba6SJoe Hamman 124c646bba6SJoe Hamman #else 125c646bba6SJoe Hamman /* 126c646bba6SJoe Hamman * Manually set up DDR1 & DDR2 parameters 127c646bba6SJoe Hamman */ 128c646bba6SJoe Hamman 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */ 130c646bba6SJoe Hamman 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS1_BNDS 0x00000000 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_BNDS 0x00000000 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS3_BNDS 0x00000000 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS1_CONFIG 0x00000000 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_CONFIG 0x00000000 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS3_CONFIG 0x00000000 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00220802 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x38377322 1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x002040c7 1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CFG_1A 0x43008008 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CFG_2 0x24401000 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1 0x23c00542 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2 0x00000000 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_CTL 0x00000000 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x05080100 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT 0x00000000 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CFG_1B 0xC3008008 152c646bba6SJoe Hamman 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS0_BNDS 0x0010001F 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS1_BNDS 0x00000000 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS2_BNDS 0x00000000 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS3_BNDS 0x00000000 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS0_CONFIG 0x80010102 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS1_CONFIG 0x00000000 1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS2_CONFIG 0x00000000 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS3_CONFIG 0x00000000 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_EXT_REFRESH 0x00000000 1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_TIMING_0 0x00220802 1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_TIMING_1 0x38377322 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_TIMING_2 0x002040c7 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CFG_1A 0x43008008 1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CFG_2 0x24401000 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_MODE_1 0x23c00542 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_MODE_2 0x00000000 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_MODE_CTL 0x00000000 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_INTERVAL 0x05080100 1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_DATA_INIT 0x00000000 1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CLK_CTRL 0x03800000 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CFG_1B 0xC3008008 174c646bba6SJoe Hamman 175c646bba6SJoe Hamman 176c646bba6SJoe Hamman #endif 177c646bba6SJoe Hamman 17832628c50SJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_ID_EEPROM 1 179c646bba6SJoe Hamman #define ID_EEPROM_ADDR 0x57 */ 180c646bba6SJoe Hamman 181c646bba6SJoe Hamman /* 182c646bba6SJoe Hamman * The SBC8641D contains 16MB flash space at ff000000. 183c646bba6SJoe Hamman */ 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */ 185c646bba6SJoe Hamman 186c646bba6SJoe Hamman /* Flash */ 1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xff001001 /* port size 16bit */ 1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff006e65 /* 16MB Boot Flash area */ 189c646bba6SJoe Hamman 190c646bba6SJoe Hamman /* 64KB EEPROM */ 1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0xf0000801 /* port size 16bit */ 1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xffff6e65 /* 64K EEPROM area */ 193c646bba6SJoe Hamman 194c646bba6SJoe Hamman /* EPLD - User switches, board id, LEDs */ 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf1000801 /* port size 16bit */ 1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfff06e65 /* EPLD (switches, board ID, LEDs) area */ 197c646bba6SJoe Hamman 198c646bba6SJoe Hamman /* Local bus SDRAM 128MB */ 1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0xe0001861 /* port size ?bit */ 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (1st half) */ 2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR4_PRELIM 0xe4001861 /* port size ?bit */ 2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR4_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (2nd half) */ 203c646bba6SJoe Hamman 204c646bba6SJoe Hamman /* Disk on Chip (DOC) 128MB */ 2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR5_PRELIM 0xe8001001 /* port size ?bit */ 2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR5_PRELIM 0xf8006e65 /* 128MB local bus SDRAM area (2nd half) */ 207c646bba6SJoe Hamman 208c646bba6SJoe Hamman /* LCD */ 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR6_PRELIM 0xf4000801 /* port size ?bit */ 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR6_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */ 211c646bba6SJoe Hamman 212c646bba6SJoe Hamman /* Control logic & misc peripherals */ 2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR7_PRELIM 0xf2000801 /* port size ?bit */ 2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR7_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */ 215c646bba6SJoe Hamman 2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 131 /* sectors per device */ 218c646bba6SJoe Hamman 2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 22214d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 223bf9a8c34SBecky Bruce #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */ 224c646bba6SJoe Hamman 22500b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_WRITE_SWAPPED_DATA 2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 230c646bba6SJoe Hamman 231c646bba6SJoe Hamman #undef CONFIG_CLOCKS_IN_MHZ 232c646bba6SJoe Hamman 2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_INIT_RAM_LOCK 2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */ 236c646bba6SJoe Hamman #else 2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */ 238c646bba6SJoe Hamman #endif 239553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 240c646bba6SJoe Hamman 24125ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 243c646bba6SJoe Hamman 244*ecdc3df6SPaul Gortmaker #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 2457229c3c7SPaul Gortmaker #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 246c646bba6SJoe Hamman 247c646bba6SJoe Hamman /* Serial Port */ 248c646bba6SJoe Hamman #define CONFIG_CONS_INDEX 1 2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 253c646bba6SJoe Hamman 2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 255c646bba6SJoe Hamman {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 256c646bba6SJoe Hamman 2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 259c646bba6SJoe Hamman 260c646bba6SJoe Hamman /* Use the HUSH parser */ 2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 263c646bba6SJoe Hamman #endif 264c646bba6SJoe Hamman 265c646bba6SJoe Hamman /* 266c646bba6SJoe Hamman * Pass open firmware flat tree to kernel 267c646bba6SJoe Hamman */ 26813f5433fSJon Loeliger #define CONFIG_OF_LIBFDT 1 269c646bba6SJoe Hamman #define CONFIG_OF_BOARD_SETUP 1 27013f5433fSJon Loeliger #define CONFIG_OF_STDOUT_VIA_ALIAS 1 271c646bba6SJoe Hamman 272c646bba6SJoe Hamman /* 273c646bba6SJoe Hamman * I2C 274c646bba6SJoe Hamman */ 27500f792e0SHeiko Schocher #define CONFIG_SYS_I2C 27600f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 27700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 27800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 27900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3100 28000f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 281c646bba6SJoe Hamman 282c646bba6SJoe Hamman /* 283c646bba6SJoe Hamman * RapidIO MMU 284c646bba6SJoe Hamman */ 2857cee1dfdSKumar Gala #define CONFIG_SYS_SRIO1_MEM_BASE 0xc0000000 /* base address */ 2867cee1dfdSKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BASE 2877cee1dfdSKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */ 288c646bba6SJoe Hamman 289c646bba6SJoe Hamman /* 290c646bba6SJoe Hamman * General PCI 291c646bba6SJoe Hamman * Addresses are mapped 1-1. 292c646bba6SJoe Hamman */ 29346f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 29446f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS 29546f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT CONFIG_SYS_PCIE1_MEM_BUS 29646f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 29746f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0xe2000000 29846f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS CONFIG_SYS_PCIE1_IO_BUS 29946f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT CONFIG_SYS_PCIE1_IO_BUS 30046f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE 0x1000000 /* 16M */ 301c646bba6SJoe Hamman 30246f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 30346f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS 30446f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT CONFIG_SYS_PCIE2_MEM_BUS 30546f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 30646f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0xe3000000 30746f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS CONFIG_SYS_PCIE2_IO_BUS 30846f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT CONFIG_SYS_PCIE2_IO_BUS 30946f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE 0x1000000 /* 16M */ 310c646bba6SJoe Hamman 311c646bba6SJoe Hamman #if defined(CONFIG_PCI) 312c646bba6SJoe Hamman 313c646bba6SJoe Hamman #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 314c646bba6SJoe Hamman 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE 316c646bba6SJoe Hamman 317c646bba6SJoe Hamman #define CONFIG_PCI_PNP /* do pci plug-and-play */ 318c646bba6SJoe Hamman 319c646bba6SJoe Hamman #undef CONFIG_EEPRO100 320c646bba6SJoe Hamman #undef CONFIG_TULIP 321c646bba6SJoe Hamman 322c646bba6SJoe Hamman #if !defined(CONFIG_PCI_PNP) 323c646bba6SJoe Hamman #define PCI_ENET0_IOADDR 0xe0000000 324c646bba6SJoe Hamman #define PCI_ENET0_MEMADDR 0xe0000000 325c646bba6SJoe Hamman #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 326c646bba6SJoe Hamman #endif 327c646bba6SJoe Hamman 328c646bba6SJoe Hamman #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 329c646bba6SJoe Hamman 330c646bba6SJoe Hamman #define CONFIG_DOS_PARTITION 331c646bba6SJoe Hamman #undef CONFIG_SCSI_AHCI 332c646bba6SJoe Hamman 333c646bba6SJoe Hamman #ifdef CONFIG_SCSI_AHCI 334c646bba6SJoe Hamman #define CONFIG_SATA_ULI5288 3356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN 1 3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 339c646bba6SJoe Hamman #endif 340c646bba6SJoe Hamman 341c646bba6SJoe Hamman #endif /* CONFIG_PCI */ 342c646bba6SJoe Hamman 343c646bba6SJoe Hamman #if defined(CONFIG_TSEC_ENET) 344c646bba6SJoe Hamman 345c646bba6SJoe Hamman /* #define CONFIG_MII 1 */ /* MII PHY management */ 346c646bba6SJoe Hamman 347c646bba6SJoe Hamman #define CONFIG_TSEC1 1 348c646bba6SJoe Hamman #define CONFIG_TSEC1_NAME "eTSEC1" 349c646bba6SJoe Hamman #define CONFIG_TSEC2 1 350c646bba6SJoe Hamman #define CONFIG_TSEC2_NAME "eTSEC2" 351c646bba6SJoe Hamman #define CONFIG_TSEC3 1 352c646bba6SJoe Hamman #define CONFIG_TSEC3_NAME "eTSEC3" 353c646bba6SJoe Hamman #define CONFIG_TSEC4 1 354c646bba6SJoe Hamman #define CONFIG_TSEC4_NAME "eTSEC4" 355c646bba6SJoe Hamman 356c646bba6SJoe Hamman #define TSEC1_PHY_ADDR 0x1F 357c646bba6SJoe Hamman #define TSEC2_PHY_ADDR 0x00 358c646bba6SJoe Hamman #define TSEC3_PHY_ADDR 0x01 359c646bba6SJoe Hamman #define TSEC4_PHY_ADDR 0x02 360c646bba6SJoe Hamman #define TSEC1_PHYIDX 0 361c646bba6SJoe Hamman #define TSEC2_PHYIDX 0 362c646bba6SJoe Hamman #define TSEC3_PHYIDX 0 363c646bba6SJoe Hamman #define TSEC4_PHYIDX 0 3643a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 3653a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 3663a79013eSAndy Fleming #define TSEC3_FLAGS TSEC_GIGABIT 3673a79013eSAndy Fleming #define TSEC4_FLAGS TSEC_GIGABIT 368c646bba6SJoe Hamman 3696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TBIPA_VALUE 0x1e /* Set TBI address not to conflict with TSEC1_PHY_ADDR */ 370c646bba6SJoe Hamman 371c646bba6SJoe Hamman #define CONFIG_ETHPRIME "eTSEC1" 372c646bba6SJoe Hamman 373c646bba6SJoe Hamman #endif /* CONFIG_TSEC_ENET */ 374c646bba6SJoe Hamman 375c646bba6SJoe Hamman /* 376c646bba6SJoe Hamman * BAT0 2G Cacheable, non-guarded 377c646bba6SJoe Hamman * 0x0000_0000 2G DDR 378c646bba6SJoe Hamman */ 3796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) 3806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP) 3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE ) 3826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U 383c646bba6SJoe Hamman 384c646bba6SJoe Hamman /* 385c646bba6SJoe Hamman * BAT1 1G Cache-inhibited, guarded 386c646bba6SJoe Hamman * 0x8000_0000 512M PCI-Express 1 Memory 387c646bba6SJoe Hamman * 0xa000_0000 512M PCI-Express 2 Memory 388c646bba6SJoe Hamman * Changed it for operating from 0xd0000000 389c646bba6SJoe Hamman */ 39046f3e385SKumar Gala #define CONFIG_SYS_DBAT1L ( CONFIG_SYS_PCIE1_MEM_PHYS | BATL_PP_RW \ 391c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 39246f3e385SKumar Gala #define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_256M | BATU_VS | BATU_VP) 39346f3e385SKumar Gala #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCIE1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 3946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U 395c646bba6SJoe Hamman 396c646bba6SJoe Hamman /* 397c646bba6SJoe Hamman * BAT2 512M Cache-inhibited, guarded 398c646bba6SJoe Hamman * 0xc000_0000 512M RapidIO Memory 399c646bba6SJoe Hamman */ 4007cee1dfdSKumar Gala #define CONFIG_SYS_DBAT2L (CONFIG_SYS_SRIO1_MEM_BASE | BATL_PP_RW \ 401c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4027cee1dfdSKumar Gala #define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M | BATU_VS | BATU_VP) 4037cee1dfdSKumar Gala #define CONFIG_SYS_IBAT2L (CONFIG_SYS_SRIO1_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) 4046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U 405c646bba6SJoe Hamman 406c646bba6SJoe Hamman /* 407c646bba6SJoe Hamman * BAT3 4M Cache-inhibited, guarded 408c646bba6SJoe Hamman * 0xf800_0000 4M CCSR 409c646bba6SJoe Hamman */ 4106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L ( CONFIG_SYS_CCSRBAR | BATL_PP_RW \ 411c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP) 4136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT) 4146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U 415c646bba6SJoe Hamman 416f698738eSJon Loeliger #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR) 417f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 418f698738eSJon Loeliger | BATL_PP_RW | BATL_CACHEINHIBIT \ 419f698738eSJon Loeliger | BATL_GUARDEDSTORAGE) 420f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \ 421f698738eSJon Loeliger | BATU_BL_1M | BATU_VS | BATU_VP) 422f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 423f698738eSJon Loeliger | BATL_PP_RW | BATL_CACHEINHIBIT) 424f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU 425f698738eSJon Loeliger #endif 426f698738eSJon Loeliger 427c646bba6SJoe Hamman /* 428c646bba6SJoe Hamman * BAT4 32M Cache-inhibited, guarded 429c646bba6SJoe Hamman * 0xe200_0000 16M PCI-Express 1 I/O 430c646bba6SJoe Hamman * 0xe300_0000 16M PCI-Express 2 I/0 431c646bba6SJoe Hamman * Note that this is at 0xe0000000 432c646bba6SJoe Hamman */ 43346f3e385SKumar Gala #define CONFIG_SYS_DBAT4L ( CONFIG_SYS_PCIE1_IO_PHYS | BATL_PP_RW \ 434c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 43546f3e385SKumar Gala #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_32M | BATU_VS | BATU_VP) 43646f3e385SKumar Gala #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 4376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U 438c646bba6SJoe Hamman 439c646bba6SJoe Hamman /* 440c646bba6SJoe Hamman * BAT5 128K Cacheable, non-guarded 441c646bba6SJoe Hamman * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory) 442c646bba6SJoe Hamman */ 4436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) 4446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 4456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L 4466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U 447c646bba6SJoe Hamman 448c646bba6SJoe Hamman /* 449c646bba6SJoe Hamman * BAT6 32M Cache-inhibited, guarded 450c646bba6SJoe Hamman * 0xfe00_0000 32M FLASH 451c646bba6SJoe Hamman */ 4526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW \ 453c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP) 4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE) 4566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U 457c646bba6SJoe Hamman 458bf9a8c34SBecky Bruce /* Map the last 1M of flash where we're running from reset */ 459bf9a8c34SBecky Bruce #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 460bf9a8c34SBecky Bruce | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 46114d0a02aSWolfgang Denk #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP) 462bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 463bf9a8c34SBecky Bruce | BATL_MEMCOHERENCE) 464bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY 465bf9a8c34SBecky Bruce 4666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L 0x00000000 4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U 0x00000000 4686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L 0x00000000 4696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U 0x00000000 470c646bba6SJoe Hamman 471c646bba6SJoe Hamman /* 472c646bba6SJoe Hamman * Environment 473c646bba6SJoe Hamman */ 4745a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 475*ecdc3df6SPaul Gortmaker #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 47671d55116SPaul Gortmaker #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k(one sector) for env */ 4770e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 478c646bba6SJoe Hamman 479c646bba6SJoe Hamman #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 481c646bba6SJoe Hamman 482c646bba6SJoe Hamman #define CONFIG_CMD_PING 483c646bba6SJoe Hamman #define CONFIG_CMD_I2C 4844f93f8b1SBecky Bruce #define CONFIG_CMD_REGINFO 485c646bba6SJoe Hamman 486c646bba6SJoe Hamman #if defined(CONFIG_PCI) 487c646bba6SJoe Hamman #define CONFIG_CMD_PCI 488c646bba6SJoe Hamman #endif 489c646bba6SJoe Hamman 490c646bba6SJoe Hamman #undef CONFIG_WATCHDOG /* watchdog disabled */ 491c646bba6SJoe Hamman 492c646bba6SJoe Hamman /* 493c646bba6SJoe Hamman * Miscellaneous configurable options 494c646bba6SJoe Hamman */ 4956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 4966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 49773f75507SPaul Gortmaker #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 498c646bba6SJoe Hamman 49930b52df9SJon Loeliger #if defined(CONFIG_CMD_KGDB) 5006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 501c646bba6SJoe Hamman #else 5026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 503c646bba6SJoe Hamman #endif 504c646bba6SJoe Hamman 5056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 5066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 5076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 508c646bba6SJoe Hamman 509c646bba6SJoe Hamman /* 510c646bba6SJoe Hamman * For booting Linux, the board info and command line data 511c646bba6SJoe Hamman * have to be in the first 8 MB of memory, since this is 512c646bba6SJoe Hamman * the maximum mapped by the Linux kernel during initialization. 513c646bba6SJoe Hamman */ 5146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 515c646bba6SJoe Hamman 516c646bba6SJoe Hamman /* Cache Configuration */ 5176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DCACHE_SIZE 32768 5186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE 32 51930b52df9SJon Loeliger #if defined(CONFIG_CMD_KGDB) 5206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/ 521c646bba6SJoe Hamman #endif 522c646bba6SJoe Hamman 52330b52df9SJon Loeliger #if defined(CONFIG_CMD_KGDB) 524c646bba6SJoe Hamman #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 525c646bba6SJoe Hamman #endif 526c646bba6SJoe Hamman 527c646bba6SJoe Hamman /* 528c646bba6SJoe Hamman * Environment Configuration 529c646bba6SJoe Hamman */ 530c646bba6SJoe Hamman 53110327dc5SAndy Fleming #define CONFIG_HAS_ETH0 1 532c646bba6SJoe Hamman #define CONFIG_HAS_ETH1 1 533c646bba6SJoe Hamman #define CONFIG_HAS_ETH2 1 534c646bba6SJoe Hamman #define CONFIG_HAS_ETH3 1 535c646bba6SJoe Hamman 536c646bba6SJoe Hamman #define CONFIG_IPADDR 192.168.0.50 537c646bba6SJoe Hamman 538c646bba6SJoe Hamman #define CONFIG_HOSTNAME sbc8641d 5398b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/eldk/ppc_74xx" 540b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 541c646bba6SJoe Hamman 542c646bba6SJoe Hamman #define CONFIG_SERVERIP 192.168.0.2 543c646bba6SJoe Hamman #define CONFIG_GATEWAYIP 192.168.0.1 544c646bba6SJoe Hamman #define CONFIG_NETMASK 255.255.255.0 545c646bba6SJoe Hamman 546c646bba6SJoe Hamman /* default location for tftp and bootm */ 547c646bba6SJoe Hamman #define CONFIG_LOADADDR 1000000 548c646bba6SJoe Hamman 549c646bba6SJoe Hamman #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 550c646bba6SJoe Hamman #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 551c646bba6SJoe Hamman 552c646bba6SJoe Hamman #define CONFIG_BAUDRATE 115200 553c646bba6SJoe Hamman 554c646bba6SJoe Hamman #define CONFIG_EXTRA_ENV_SETTINGS \ 555c646bba6SJoe Hamman "netdev=eth0\0" \ 556c646bba6SJoe Hamman "consoledev=ttyS0\0" \ 557c646bba6SJoe Hamman "ramdiskaddr=2000000\0" \ 558c646bba6SJoe Hamman "ramdiskfile=uRamdisk\0" \ 559c646bba6SJoe Hamman "dtbaddr=400000\0" \ 560c646bba6SJoe Hamman "dtbfile=sbc8641d.dtb\0" \ 561c646bba6SJoe Hamman "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \ 562c646bba6SJoe Hamman "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \ 563c646bba6SJoe Hamman "maxcpus=1" 564c646bba6SJoe Hamman 565c646bba6SJoe Hamman #define CONFIG_NFSBOOTCOMMAND \ 566c646bba6SJoe Hamman "setenv bootargs root=/dev/nfs rw " \ 567c646bba6SJoe Hamman "nfsroot=$serverip:$rootpath " \ 568c646bba6SJoe Hamman "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 569c646bba6SJoe Hamman "console=$consoledev,$baudrate $othbootargs;" \ 570c646bba6SJoe Hamman "tftp $loadaddr $bootfile;" \ 571c646bba6SJoe Hamman "tftp $dtbaddr $dtbfile;" \ 572c646bba6SJoe Hamman "bootm $loadaddr - $dtbaddr" 573c646bba6SJoe Hamman 574c646bba6SJoe Hamman #define CONFIG_RAMBOOTCOMMAND \ 575c646bba6SJoe Hamman "setenv bootargs root=/dev/ram rw " \ 576c646bba6SJoe Hamman "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 577c646bba6SJoe Hamman "console=$consoledev,$baudrate $othbootargs;" \ 578c646bba6SJoe Hamman "tftp $ramdiskaddr $ramdiskfile;" \ 579c646bba6SJoe Hamman "tftp $loadaddr $bootfile;" \ 580c646bba6SJoe Hamman "tftp $dtbaddr $dtbfile;" \ 581c646bba6SJoe Hamman "bootm $loadaddr $ramdiskaddr $dtbaddr" 582c646bba6SJoe Hamman 583c646bba6SJoe Hamman #define CONFIG_FLASHBOOTCOMMAND \ 584c646bba6SJoe Hamman "setenv bootargs root=/dev/ram rw " \ 585c646bba6SJoe Hamman "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 586c646bba6SJoe Hamman "console=$consoledev,$baudrate $othbootargs;" \ 587c646bba6SJoe Hamman "bootm ffd00000 ffb00000 ffa00000" 588c646bba6SJoe Hamman 589c646bba6SJoe Hamman #define CONFIG_BOOTCOMMAND CONFIG_FLASHBOOTCOMMAND 590c646bba6SJoe Hamman 591c646bba6SJoe Hamman #endif /* __CONFIG_H */ 592