1*c646bba6SJoe Hamman /* 2*c646bba6SJoe Hamman * Copyright 2007 Wind River Systems <www.windriver.com> 3*c646bba6SJoe Hamman * Copyright 2007 Embedded Specialties, Inc. 4*c646bba6SJoe Hamman * Joe Hamman <joe.hamman@embeddedspecialties.com> 5*c646bba6SJoe Hamman * 6*c646bba6SJoe Hamman * Copyright 2006 Freescale Semiconductor. 7*c646bba6SJoe Hamman * 8*c646bba6SJoe Hamman * Srikanth Srinivasan (srikanth.srinivasan@freescale.com) 9*c646bba6SJoe Hamman * 10*c646bba6SJoe Hamman * See file CREDITS for list of people who contributed to this 11*c646bba6SJoe Hamman * project. 12*c646bba6SJoe Hamman * 13*c646bba6SJoe Hamman * This program is free software; you can redistribute it and/or 14*c646bba6SJoe Hamman * modify it under the terms of the GNU General Public License as 15*c646bba6SJoe Hamman * published by the Free Software Foundation; either version 2 of 16*c646bba6SJoe Hamman * the License, or (at your option) any later version. 17*c646bba6SJoe Hamman * 18*c646bba6SJoe Hamman * This program is distributed in the hope that it will be useful, 19*c646bba6SJoe Hamman * but WITHOUT ANY WARRANTY; without even the implied warranty of 20*c646bba6SJoe Hamman * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 21*c646bba6SJoe Hamman * GNU General Public License for more details. 22*c646bba6SJoe Hamman * 23*c646bba6SJoe Hamman * You should have received a copy of the GNU General Public License 24*c646bba6SJoe Hamman * along with this program; if not, write to the Free Software 25*c646bba6SJoe Hamman * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 26*c646bba6SJoe Hamman * MA 02111-1307 USA 27*c646bba6SJoe Hamman */ 28*c646bba6SJoe Hamman 29*c646bba6SJoe Hamman /* 30*c646bba6SJoe Hamman * SBC8641D board configuration file 31*c646bba6SJoe Hamman * 32*c646bba6SJoe Hamman * Make sure you change the MAC address and other network params first, 33*c646bba6SJoe Hamman * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file. 34*c646bba6SJoe Hamman */ 35*c646bba6SJoe Hamman 36*c646bba6SJoe Hamman #ifndef __CONFIG_H 37*c646bba6SJoe Hamman #define __CONFIG_H 38*c646bba6SJoe Hamman 39*c646bba6SJoe Hamman /* High Level Configuration Options */ 40*c646bba6SJoe Hamman #define CONFIG_MPC86xx 1 /* MPC86xx */ 41*c646bba6SJoe Hamman #define CONFIG_MPC8641 1 /* MPC8641 specific */ 42*c646bba6SJoe Hamman #define CONFIG_SBC8641D 1 /* SBC8641D board specific */ 43*c646bba6SJoe Hamman #define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */ 44*c646bba6SJoe Hamman #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ 45*c646bba6SJoe Hamman 46*c646bba6SJoe Hamman #ifdef RUN_DIAG 47*c646bba6SJoe Hamman #define CFG_DIAG_ADDR 0xff800000 48*c646bba6SJoe Hamman #endif 49*c646bba6SJoe Hamman 50*c646bba6SJoe Hamman #define CFG_RESET_ADDRESS 0xfff00100 51*c646bba6SJoe Hamman 52*c646bba6SJoe Hamman #undef CONFIG_PCI 53*c646bba6SJoe Hamman #define CONFIG_FSL_PCI_INIT 1 54*c646bba6SJoe Hamman 55*c646bba6SJoe Hamman #define CONFIG_TSEC_ENET /* tsec ethernet support */ 56*c646bba6SJoe Hamman #define CONFIG_ENV_OVERWRITE 57*c646bba6SJoe Hamman 58*c646bba6SJoe Hamman #undef CONFIG_SPD_EEPROM /* Do not use SPD EEPROM for DDR setup*/ 59*c646bba6SJoe Hamman #undef CONFIG_DDR_DLL /* possible DLL fix needed */ 60*c646bba6SJoe Hamman #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */ 61*c646bba6SJoe Hamman #undef CONFIG_DDR_ECC /* only for ECC DDR module */ 62*c646bba6SJoe Hamman #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 63*c646bba6SJoe Hamman #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 64*c646bba6SJoe Hamman #define CONFIG_NUM_DDR_CONTROLLERS 2 65*c646bba6SJoe Hamman #define CACHE_LINE_INTERLEAVING 0x20000000 66*c646bba6SJoe Hamman #define PAGE_INTERLEAVING 0x21000000 67*c646bba6SJoe Hamman #define BANK_INTERLEAVING 0x22000000 68*c646bba6SJoe Hamman #define SUPER_BANK_INTERLEAVING 0x23000000 69*c646bba6SJoe Hamman 70*c646bba6SJoe Hamman 71*c646bba6SJoe Hamman #define CONFIG_ALTIVEC 1 72*c646bba6SJoe Hamman 73*c646bba6SJoe Hamman /* 74*c646bba6SJoe Hamman * L2CR setup -- make sure this is right for your board! 75*c646bba6SJoe Hamman */ 76*c646bba6SJoe Hamman #define CFG_L2 77*c646bba6SJoe Hamman #define L2_INIT 0 78*c646bba6SJoe Hamman #define L2_ENABLE (L2CR_L2E) 79*c646bba6SJoe Hamman 80*c646bba6SJoe Hamman #ifndef CONFIG_SYS_CLK_FREQ 81*c646bba6SJoe Hamman #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) 82*c646bba6SJoe Hamman #endif 83*c646bba6SJoe Hamman 84*c646bba6SJoe Hamman #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 85*c646bba6SJoe Hamman 86*c646bba6SJoe Hamman #undef CFG_DRAM_TEST /* memory test, takes time */ 87*c646bba6SJoe Hamman #define CFG_MEMTEST_START 0x00200000 /* memtest region */ 88*c646bba6SJoe Hamman #define CFG_MEMTEST_END 0x00400000 89*c646bba6SJoe Hamman 90*c646bba6SJoe Hamman /* 91*c646bba6SJoe Hamman * Base addresses -- Note these are effective addresses where the 92*c646bba6SJoe Hamman * actual resources get mapped (not physical addresses) 93*c646bba6SJoe Hamman */ 94*c646bba6SJoe Hamman #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 95*c646bba6SJoe Hamman #define CFG_CCSRBAR 0xf8000000 /* relocated CCSRBAR */ 96*c646bba6SJoe Hamman #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */ 97*c646bba6SJoe Hamman 98*c646bba6SJoe Hamman /* 99*c646bba6SJoe Hamman * DDR Setup 100*c646bba6SJoe Hamman */ 101*c646bba6SJoe Hamman #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */ 102*c646bba6SJoe Hamman #define CFG_DDR_SDRAM_BASE2 0x10000000 /* DDR bank 2 */ 103*c646bba6SJoe Hamman #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE 104*c646bba6SJoe Hamman #define CFG_SDRAM_BASE2 CFG_DDR_SDRAM_BASE2 105*c646bba6SJoe Hamman #define CONFIG_VERY_BIG_RAM 106*c646bba6SJoe Hamman 107*c646bba6SJoe Hamman #define MPC86xx_DDR_SDRAM_CLK_CNTL 108*c646bba6SJoe Hamman 109*c646bba6SJoe Hamman #if defined(CONFIG_SPD_EEPROM) 110*c646bba6SJoe Hamman /* 111*c646bba6SJoe Hamman * Determine DDR configuration from I2C interface. 112*c646bba6SJoe Hamman */ 113*c646bba6SJoe Hamman #define SPD_EEPROM_ADDRESS1 0x51 /* DDR DIMM */ 114*c646bba6SJoe Hamman #define SPD_EEPROM_ADDRESS2 0x52 /* DDR DIMM */ 115*c646bba6SJoe Hamman #define SPD_EEPROM_ADDRESS3 0x53 /* DDR DIMM */ 116*c646bba6SJoe Hamman #define SPD_EEPROM_ADDRESS4 0x54 /* DDR DIMM */ 117*c646bba6SJoe Hamman 118*c646bba6SJoe Hamman #else 119*c646bba6SJoe Hamman /* 120*c646bba6SJoe Hamman * Manually set up DDR1 & DDR2 parameters 121*c646bba6SJoe Hamman */ 122*c646bba6SJoe Hamman 123*c646bba6SJoe Hamman #define CFG_SDRAM_SIZE 512 /* DDR is 512MB */ 124*c646bba6SJoe Hamman 125*c646bba6SJoe Hamman #define CFG_DDR_CS0_BNDS 0x0000000F 126*c646bba6SJoe Hamman #define CFG_DDR_CS1_BNDS 0x00000000 127*c646bba6SJoe Hamman #define CFG_DDR_CS2_BNDS 0x00000000 128*c646bba6SJoe Hamman #define CFG_DDR_CS3_BNDS 0x00000000 129*c646bba6SJoe Hamman #define CFG_DDR_CS0_CONFIG 0x80010102 130*c646bba6SJoe Hamman #define CFG_DDR_CS1_CONFIG 0x00000000 131*c646bba6SJoe Hamman #define CFG_DDR_CS2_CONFIG 0x00000000 132*c646bba6SJoe Hamman #define CFG_DDR_CS3_CONFIG 0x00000000 133*c646bba6SJoe Hamman #define CFG_DDR_EXT_REFRESH 0x00000000 134*c646bba6SJoe Hamman #define CFG_DDR_TIMING_0 0x00220802 135*c646bba6SJoe Hamman #define CFG_DDR_TIMING_1 0x38377322 136*c646bba6SJoe Hamman #define CFG_DDR_TIMING_2 0x002040c7 137*c646bba6SJoe Hamman #define CFG_DDR_CFG_1A 0x43008008 138*c646bba6SJoe Hamman #define CFG_DDR_CFG_2 0x24401000 139*c646bba6SJoe Hamman #define CFG_DDR_MODE_1 0x23c00542 140*c646bba6SJoe Hamman #define CFG_DDR_MODE_2 0x00000000 141*c646bba6SJoe Hamman #define CFG_DDR_MODE_CTL 0x00000000 142*c646bba6SJoe Hamman #define CFG_DDR_INTERVAL 0x05080100 143*c646bba6SJoe Hamman #define CFG_DDR_DATA_INIT 0x00000000 144*c646bba6SJoe Hamman #define CFG_DDR_CLK_CTRL 0x03800000 145*c646bba6SJoe Hamman #define CFG_DDR_CFG_1B 0xC3008008 146*c646bba6SJoe Hamman 147*c646bba6SJoe Hamman #define CFG_DDR2_CS0_BNDS 0x0010001F 148*c646bba6SJoe Hamman #define CFG_DDR2_CS1_BNDS 0x00000000 149*c646bba6SJoe Hamman #define CFG_DDR2_CS2_BNDS 0x00000000 150*c646bba6SJoe Hamman #define CFG_DDR2_CS3_BNDS 0x00000000 151*c646bba6SJoe Hamman #define CFG_DDR2_CS0_CONFIG 0x80010102 152*c646bba6SJoe Hamman #define CFG_DDR2_CS1_CONFIG 0x00000000 153*c646bba6SJoe Hamman #define CFG_DDR2_CS2_CONFIG 0x00000000 154*c646bba6SJoe Hamman #define CFG_DDR2_CS3_CONFIG 0x00000000 155*c646bba6SJoe Hamman #define CFG_DDR2_EXT_REFRESH 0x00000000 156*c646bba6SJoe Hamman #define CFG_DDR2_TIMING_0 0x00220802 157*c646bba6SJoe Hamman #define CFG_DDR2_TIMING_1 0x38377322 158*c646bba6SJoe Hamman #define CFG_DDR2_TIMING_2 0x002040c7 159*c646bba6SJoe Hamman #define CFG_DDR2_CFG_1A 0x43008008 160*c646bba6SJoe Hamman #define CFG_DDR2_CFG_2 0x24401000 161*c646bba6SJoe Hamman #define CFG_DDR2_MODE_1 0x23c00542 162*c646bba6SJoe Hamman #define CFG_DDR2_MODE_2 0x00000000 163*c646bba6SJoe Hamman #define CFG_DDR2_MODE_CTL 0x00000000 164*c646bba6SJoe Hamman #define CFG_DDR2_INTERVAL 0x05080100 165*c646bba6SJoe Hamman #define CFG_DDR2_DATA_INIT 0x00000000 166*c646bba6SJoe Hamman #define CFG_DDR2_CLK_CTRL 0x03800000 167*c646bba6SJoe Hamman #define CFG_DDR2_CFG_1B 0xC3008008 168*c646bba6SJoe Hamman 169*c646bba6SJoe Hamman 170*c646bba6SJoe Hamman #endif 171*c646bba6SJoe Hamman 172*c646bba6SJoe Hamman /* #define CFG_ID_EEPROM 1 173*c646bba6SJoe Hamman #define ID_EEPROM_ADDR 0x57 */ 174*c646bba6SJoe Hamman 175*c646bba6SJoe Hamman /* 176*c646bba6SJoe Hamman * The SBC8641D contains 16MB flash space at ff000000. 177*c646bba6SJoe Hamman */ 178*c646bba6SJoe Hamman #define CFG_FLASH_BASE 0xff000000 /* start of FLASH 16M */ 179*c646bba6SJoe Hamman 180*c646bba6SJoe Hamman /* Flash */ 181*c646bba6SJoe Hamman #define CFG_BR0_PRELIM 0xff001001 /* port size 16bit */ 182*c646bba6SJoe Hamman #define CFG_OR0_PRELIM 0xff006e65 /* 16MB Boot Flash area */ 183*c646bba6SJoe Hamman 184*c646bba6SJoe Hamman /* 64KB EEPROM */ 185*c646bba6SJoe Hamman #define CFG_BR1_PRELIM 0xf0000801 /* port size 16bit */ 186*c646bba6SJoe Hamman #define CFG_OR1_PRELIM 0xffff6e65 /* 64K EEPROM area */ 187*c646bba6SJoe Hamman 188*c646bba6SJoe Hamman /* EPLD - User switches, board id, LEDs */ 189*c646bba6SJoe Hamman #define CFG_BR2_PRELIM 0xf1000801 /* port size 16bit */ 190*c646bba6SJoe Hamman #define CFG_OR2_PRELIM 0xfff06e65 /* EPLD (switches, board ID, LEDs) area */ 191*c646bba6SJoe Hamman 192*c646bba6SJoe Hamman /* Local bus SDRAM 128MB */ 193*c646bba6SJoe Hamman #define CFG_BR3_PRELIM 0xe0001861 /* port size ?bit */ 194*c646bba6SJoe Hamman #define CFG_OR3_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (1st half) */ 195*c646bba6SJoe Hamman #define CFG_BR4_PRELIM 0xe4001861 /* port size ?bit */ 196*c646bba6SJoe Hamman #define CFG_OR4_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (2nd half) */ 197*c646bba6SJoe Hamman 198*c646bba6SJoe Hamman /* Disk on Chip (DOC) 128MB */ 199*c646bba6SJoe Hamman #define CFG_BR5_PRELIM 0xe8001001 /* port size ?bit */ 200*c646bba6SJoe Hamman #define CFG_OR5_PRELIM 0xf8006e65 /* 128MB local bus SDRAM area (2nd half) */ 201*c646bba6SJoe Hamman 202*c646bba6SJoe Hamman /* LCD */ 203*c646bba6SJoe Hamman #define CFG_BR6_PRELIM 0xf4000801 /* port size ?bit */ 204*c646bba6SJoe Hamman #define CFG_OR6_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */ 205*c646bba6SJoe Hamman 206*c646bba6SJoe Hamman /* Control logic & misc peripherals */ 207*c646bba6SJoe Hamman #define CFG_BR7_PRELIM 0xf2000801 /* port size ?bit */ 208*c646bba6SJoe Hamman #define CFG_OR7_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */ 209*c646bba6SJoe Hamman 210*c646bba6SJoe Hamman #define CFG_MAX_FLASH_BANKS 1 /* number of banks */ 211*c646bba6SJoe Hamman #define CFG_MAX_FLASH_SECT 131 /* sectors per device */ 212*c646bba6SJoe Hamman 213*c646bba6SJoe Hamman #undef CFG_FLASH_CHECKSUM 214*c646bba6SJoe Hamman #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 215*c646bba6SJoe Hamman #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 216*c646bba6SJoe Hamman #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */ 217*c646bba6SJoe Hamman 218*c646bba6SJoe Hamman #define CFG_FLASH_CFI_DRIVER 219*c646bba6SJoe Hamman #define CFG_FLASH_CFI 220*c646bba6SJoe Hamman #define CFG_WRITE_SWAPPED_DATA 221*c646bba6SJoe Hamman #define CFG_FLASH_EMPTY_INFO 222*c646bba6SJoe Hamman #define CFG_FLASH_PROTECTION 223*c646bba6SJoe Hamman 224*c646bba6SJoe Hamman #undef CONFIG_CLOCKS_IN_MHZ 225*c646bba6SJoe Hamman 226*c646bba6SJoe Hamman #define CONFIG_L1_INIT_RAM 227*c646bba6SJoe Hamman #define CFG_INIT_RAM_LOCK 1 228*c646bba6SJoe Hamman #ifndef CFG_INIT_RAM_LOCK 229*c646bba6SJoe Hamman #define CFG_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */ 230*c646bba6SJoe Hamman #else 231*c646bba6SJoe Hamman #define CFG_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */ 232*c646bba6SJoe Hamman #endif 233*c646bba6SJoe Hamman #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */ 234*c646bba6SJoe Hamman 235*c646bba6SJoe Hamman #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */ 236*c646bba6SJoe Hamman #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) 237*c646bba6SJoe Hamman #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET 238*c646bba6SJoe Hamman 239*c646bba6SJoe Hamman #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 240*c646bba6SJoe Hamman #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 241*c646bba6SJoe Hamman 242*c646bba6SJoe Hamman /* Serial Port */ 243*c646bba6SJoe Hamman #define CONFIG_CONS_INDEX 1 244*c646bba6SJoe Hamman #undef CONFIG_SERIAL_SOFTWARE_FIFO 245*c646bba6SJoe Hamman #define CFG_NS16550 246*c646bba6SJoe Hamman #define CFG_NS16550_SERIAL 247*c646bba6SJoe Hamman #define CFG_NS16550_REG_SIZE 1 248*c646bba6SJoe Hamman #define CFG_NS16550_CLK get_bus_freq(0) 249*c646bba6SJoe Hamman 250*c646bba6SJoe Hamman #define CFG_BAUDRATE_TABLE \ 251*c646bba6SJoe Hamman {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 252*c646bba6SJoe Hamman 253*c646bba6SJoe Hamman #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500) 254*c646bba6SJoe Hamman #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600) 255*c646bba6SJoe Hamman 256*c646bba6SJoe Hamman /* Use the HUSH parser */ 257*c646bba6SJoe Hamman #define CFG_HUSH_PARSER 258*c646bba6SJoe Hamman #ifdef CFG_HUSH_PARSER 259*c646bba6SJoe Hamman #define CFG_PROMPT_HUSH_PS2 "> " 260*c646bba6SJoe Hamman #endif 261*c646bba6SJoe Hamman 262*c646bba6SJoe Hamman /* 263*c646bba6SJoe Hamman * Pass open firmware flat tree to kernel 264*c646bba6SJoe Hamman */ 265*c646bba6SJoe Hamman #define CONFIG_OF_FLAT_TREE 1 266*c646bba6SJoe Hamman #define CONFIG_OF_BOARD_SETUP 1 267*c646bba6SJoe Hamman 268*c646bba6SJoe Hamman /* maximum size of the flat tree (8K) */ 269*c646bba6SJoe Hamman #define OF_FLAT_TREE_MAX_SIZE 8192 270*c646bba6SJoe Hamman 271*c646bba6SJoe Hamman #define OF_CPU "PowerPC,8641@0" 272*c646bba6SJoe Hamman #define OF_SOC "soc@f8000000" 273*c646bba6SJoe Hamman #define OF_TBCLK (bd->bi_busfreq / 4) 274*c646bba6SJoe Hamman #define OF_STDOUT_PATH "/soc@f8000000/serial@4500" 275*c646bba6SJoe Hamman 276*c646bba6SJoe Hamman #define CFG_64BIT_VSPRINTF 1 277*c646bba6SJoe Hamman #define CFG_64BIT_STRTOUL 1 278*c646bba6SJoe Hamman 279*c646bba6SJoe Hamman /* 280*c646bba6SJoe Hamman * I2C 281*c646bba6SJoe Hamman */ 282*c646bba6SJoe Hamman #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 283*c646bba6SJoe Hamman #define CONFIG_HARD_I2C /* I2C with hardware support*/ 284*c646bba6SJoe Hamman #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 285*c646bba6SJoe Hamman #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ 286*c646bba6SJoe Hamman #define CFG_I2C_SLAVE 0x7F 287*c646bba6SJoe Hamman #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 288*c646bba6SJoe Hamman #define CFG_I2C_OFFSET 0x3100 289*c646bba6SJoe Hamman 290*c646bba6SJoe Hamman /* 291*c646bba6SJoe Hamman * RapidIO MMU 292*c646bba6SJoe Hamman */ 293*c646bba6SJoe Hamman #define CFG_RIO_MEM_BASE 0xc0000000 /* base address */ 294*c646bba6SJoe Hamman #define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE 295*c646bba6SJoe Hamman #define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */ 296*c646bba6SJoe Hamman 297*c646bba6SJoe Hamman /* 298*c646bba6SJoe Hamman * General PCI 299*c646bba6SJoe Hamman * Addresses are mapped 1-1. 300*c646bba6SJoe Hamman */ 301*c646bba6SJoe Hamman #define CFG_PCI1_MEM_BASE 0x80000000 302*c646bba6SJoe Hamman #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE 303*c646bba6SJoe Hamman #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */ 304*c646bba6SJoe Hamman #define CFG_PCI1_IO_BASE 0xe2000000 305*c646bba6SJoe Hamman #define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE 306*c646bba6SJoe Hamman #define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */ 307*c646bba6SJoe Hamman 308*c646bba6SJoe Hamman /* PCI view of System Memory */ 309*c646bba6SJoe Hamman #define CFG_PCI_MEMORY_BUS 0x00000000 310*c646bba6SJoe Hamman #define CFG_PCI_MEMORY_PHYS 0x00000000 311*c646bba6SJoe Hamman #define CFG_PCI_MEMORY_SIZE 0x80000000 312*c646bba6SJoe Hamman 313*c646bba6SJoe Hamman #define CFG_PCI2_MEM_BASE 0xa0000000 314*c646bba6SJoe Hamman #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE 315*c646bba6SJoe Hamman #define CFG_PCI2_MEM_SIZE 0x10000000 /* 256M */ 316*c646bba6SJoe Hamman #define CFG_PCI2_IO_BASE 0xe3000000 317*c646bba6SJoe Hamman #define CFG_PCI2_IO_PHYS CFG_PCI2_IO_BASE 318*c646bba6SJoe Hamman #define CFG_PCI2_IO_SIZE 0x1000000 /* 16M */ 319*c646bba6SJoe Hamman 320*c646bba6SJoe Hamman #if defined(CONFIG_PCI) 321*c646bba6SJoe Hamman 322*c646bba6SJoe Hamman #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 323*c646bba6SJoe Hamman 324*c646bba6SJoe Hamman #undef CFG_SCSI_SCAN_BUS_REVERSE 325*c646bba6SJoe Hamman 326*c646bba6SJoe Hamman #define CONFIG_NET_MULTI 327*c646bba6SJoe Hamman #define CONFIG_PCI_PNP /* do pci plug-and-play */ 328*c646bba6SJoe Hamman 329*c646bba6SJoe Hamman #undef CONFIG_EEPRO100 330*c646bba6SJoe Hamman #undef CONFIG_TULIP 331*c646bba6SJoe Hamman 332*c646bba6SJoe Hamman #if !defined(CONFIG_PCI_PNP) 333*c646bba6SJoe Hamman #define PCI_ENET0_IOADDR 0xe0000000 334*c646bba6SJoe Hamman #define PCI_ENET0_MEMADDR 0xe0000000 335*c646bba6SJoe Hamman #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 336*c646bba6SJoe Hamman #endif 337*c646bba6SJoe Hamman 338*c646bba6SJoe Hamman #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 339*c646bba6SJoe Hamman 340*c646bba6SJoe Hamman #define CONFIG_DOS_PARTITION 341*c646bba6SJoe Hamman #undef CONFIG_SCSI_AHCI 342*c646bba6SJoe Hamman 343*c646bba6SJoe Hamman #ifdef CONFIG_SCSI_AHCI 344*c646bba6SJoe Hamman #define CONFIG_SATA_ULI5288 345*c646bba6SJoe Hamman #define CFG_SCSI_MAX_SCSI_ID 4 346*c646bba6SJoe Hamman #define CFG_SCSI_MAX_LUN 1 347*c646bba6SJoe Hamman #define CFG_SCSI_MAX_DEVICE (CFG_SCSI_MAX_SCSI_ID * CFG_SCSI_MAX_LUN) 348*c646bba6SJoe Hamman #define CFG_SCSI_MAXDEVICE CFG_SCSI_MAX_DEVICE 349*c646bba6SJoe Hamman #endif 350*c646bba6SJoe Hamman 351*c646bba6SJoe Hamman #endif /* CONFIG_PCI */ 352*c646bba6SJoe Hamman 353*c646bba6SJoe Hamman #if defined(CONFIG_TSEC_ENET) 354*c646bba6SJoe Hamman 355*c646bba6SJoe Hamman #ifndef CONFIG_NET_MULTI 356*c646bba6SJoe Hamman #define CONFIG_NET_MULTI 1 357*c646bba6SJoe Hamman #endif 358*c646bba6SJoe Hamman 359*c646bba6SJoe Hamman /* #define CONFIG_MII 1 */ /* MII PHY management */ 360*c646bba6SJoe Hamman 361*c646bba6SJoe Hamman #define CONFIG_TSEC1 1 362*c646bba6SJoe Hamman #define CONFIG_TSEC1_NAME "eTSEC1" 363*c646bba6SJoe Hamman #define CONFIG_TSEC2 1 364*c646bba6SJoe Hamman #define CONFIG_TSEC2_NAME "eTSEC2" 365*c646bba6SJoe Hamman #define CONFIG_TSEC3 1 366*c646bba6SJoe Hamman #define CONFIG_TSEC3_NAME "eTSEC3" 367*c646bba6SJoe Hamman #define CONFIG_TSEC4 1 368*c646bba6SJoe Hamman #define CONFIG_TSEC4_NAME "eTSEC4" 369*c646bba6SJoe Hamman 370*c646bba6SJoe Hamman #define TSEC1_PHY_ADDR 0x1F 371*c646bba6SJoe Hamman #define TSEC2_PHY_ADDR 0x00 372*c646bba6SJoe Hamman #define TSEC3_PHY_ADDR 0x01 373*c646bba6SJoe Hamman #define TSEC4_PHY_ADDR 0x02 374*c646bba6SJoe Hamman #define TSEC1_PHYIDX 0 375*c646bba6SJoe Hamman #define TSEC2_PHYIDX 0 376*c646bba6SJoe Hamman #define TSEC3_PHYIDX 0 377*c646bba6SJoe Hamman #define TSEC4_PHYIDX 0 378*c646bba6SJoe Hamman 379*c646bba6SJoe Hamman #define CFG_TBIPA_VALUE 0x1e /* Set TBI address not to conflict with TSEC1_PHY_ADDR */ 380*c646bba6SJoe Hamman 381*c646bba6SJoe Hamman #define CONFIG_ETHPRIME "eTSEC1" 382*c646bba6SJoe Hamman 383*c646bba6SJoe Hamman #endif /* CONFIG_TSEC_ENET */ 384*c646bba6SJoe Hamman 385*c646bba6SJoe Hamman /* 386*c646bba6SJoe Hamman * BAT0 2G Cacheable, non-guarded 387*c646bba6SJoe Hamman * 0x0000_0000 2G DDR 388*c646bba6SJoe Hamman */ 389*c646bba6SJoe Hamman #define CFG_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) 390*c646bba6SJoe Hamman #define CFG_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP) 391*c646bba6SJoe Hamman #define CFG_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE ) 392*c646bba6SJoe Hamman #define CFG_IBAT0U CFG_DBAT0U 393*c646bba6SJoe Hamman 394*c646bba6SJoe Hamman /* 395*c646bba6SJoe Hamman * BAT1 1G Cache-inhibited, guarded 396*c646bba6SJoe Hamman * 0x8000_0000 512M PCI-Express 1 Memory 397*c646bba6SJoe Hamman * 0xa000_0000 512M PCI-Express 2 Memory 398*c646bba6SJoe Hamman * Changed it for operating from 0xd0000000 399*c646bba6SJoe Hamman */ 400*c646bba6SJoe Hamman #define CFG_DBAT1L ( CFG_PCI1_MEM_BASE | BATL_PP_RW \ 401*c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 402*c646bba6SJoe Hamman #define CFG_DBAT1U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 403*c646bba6SJoe Hamman #define CFG_IBAT1L (CFG_PCI1_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) 404*c646bba6SJoe Hamman #define CFG_IBAT1U CFG_DBAT1U 405*c646bba6SJoe Hamman 406*c646bba6SJoe Hamman /* 407*c646bba6SJoe Hamman * BAT2 512M Cache-inhibited, guarded 408*c646bba6SJoe Hamman * 0xc000_0000 512M RapidIO Memory 409*c646bba6SJoe Hamman */ 410*c646bba6SJoe Hamman #define CFG_DBAT2L (CFG_RIO_MEM_BASE | BATL_PP_RW \ 411*c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 412*c646bba6SJoe Hamman #define CFG_DBAT2U (CFG_RIO_MEM_BASE | BATU_BL_512M | BATU_VS | BATU_VP) 413*c646bba6SJoe Hamman #define CFG_IBAT2L (CFG_RIO_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) 414*c646bba6SJoe Hamman #define CFG_IBAT2U CFG_DBAT2U 415*c646bba6SJoe Hamman 416*c646bba6SJoe Hamman /* 417*c646bba6SJoe Hamman * BAT3 4M Cache-inhibited, guarded 418*c646bba6SJoe Hamman * 0xf800_0000 4M CCSR 419*c646bba6SJoe Hamman */ 420*c646bba6SJoe Hamman #define CFG_DBAT3L ( CFG_CCSRBAR | BATL_PP_RW \ 421*c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 422*c646bba6SJoe Hamman #define CFG_DBAT3U (CFG_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP) 423*c646bba6SJoe Hamman #define CFG_IBAT3L (CFG_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT) 424*c646bba6SJoe Hamman #define CFG_IBAT3U CFG_DBAT3U 425*c646bba6SJoe Hamman 426*c646bba6SJoe Hamman /* 427*c646bba6SJoe Hamman * BAT4 32M Cache-inhibited, guarded 428*c646bba6SJoe Hamman * 0xe200_0000 16M PCI-Express 1 I/O 429*c646bba6SJoe Hamman * 0xe300_0000 16M PCI-Express 2 I/0 430*c646bba6SJoe Hamman * Note that this is at 0xe0000000 431*c646bba6SJoe Hamman */ 432*c646bba6SJoe Hamman #define CFG_DBAT4L ( CFG_PCI1_IO_BASE | BATL_PP_RW \ 433*c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 434*c646bba6SJoe Hamman #define CFG_DBAT4U (CFG_PCI1_IO_BASE | BATU_BL_32M | BATU_VS | BATU_VP) 435*c646bba6SJoe Hamman #define CFG_IBAT4L (CFG_PCI1_IO_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) 436*c646bba6SJoe Hamman #define CFG_IBAT4U CFG_DBAT4U 437*c646bba6SJoe Hamman 438*c646bba6SJoe Hamman /* 439*c646bba6SJoe Hamman * BAT5 128K Cacheable, non-guarded 440*c646bba6SJoe Hamman * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory) 441*c646bba6SJoe Hamman */ 442*c646bba6SJoe Hamman #define CFG_DBAT5L (CFG_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) 443*c646bba6SJoe Hamman #define CFG_DBAT5U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 444*c646bba6SJoe Hamman #define CFG_IBAT5L CFG_DBAT5L 445*c646bba6SJoe Hamman #define CFG_IBAT5U CFG_DBAT5U 446*c646bba6SJoe Hamman 447*c646bba6SJoe Hamman /* 448*c646bba6SJoe Hamman * BAT6 32M Cache-inhibited, guarded 449*c646bba6SJoe Hamman * 0xfe00_0000 32M FLASH 450*c646bba6SJoe Hamman */ 451*c646bba6SJoe Hamman #define CFG_DBAT6L ((CFG_FLASH_BASE & 0xfe000000) | BATL_PP_RW \ 452*c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 453*c646bba6SJoe Hamman #define CFG_DBAT6U ((CFG_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP) 454*c646bba6SJoe Hamman #define CFG_IBAT6L ((CFG_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE) 455*c646bba6SJoe Hamman #define CFG_IBAT6U CFG_DBAT6U 456*c646bba6SJoe Hamman 457*c646bba6SJoe Hamman #define CFG_DBAT7L 0x00000000 458*c646bba6SJoe Hamman #define CFG_DBAT7U 0x00000000 459*c646bba6SJoe Hamman #define CFG_IBAT7L 0x00000000 460*c646bba6SJoe Hamman #define CFG_IBAT7U 0x00000000 461*c646bba6SJoe Hamman 462*c646bba6SJoe Hamman /* 463*c646bba6SJoe Hamman * Environment 464*c646bba6SJoe Hamman */ 465*c646bba6SJoe Hamman #define CFG_ENV_IS_IN_FLASH 1 466*c646bba6SJoe Hamman #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000) 467*c646bba6SJoe Hamman #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 468*c646bba6SJoe Hamman #define CFG_ENV_SIZE 0x2000 469*c646bba6SJoe Hamman 470*c646bba6SJoe Hamman #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 471*c646bba6SJoe Hamman #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 472*c646bba6SJoe Hamman 473*c646bba6SJoe Hamman #include <config_cmd_default.h> 474*c646bba6SJoe Hamman #define CONFIG_CMD_PING 475*c646bba6SJoe Hamman #define CONFIG_CMD_I2C 476*c646bba6SJoe Hamman 477*c646bba6SJoe Hamman #if defined(CONFIG_PCI) 478*c646bba6SJoe Hamman #define CONFIG_CMD_PCI 479*c646bba6SJoe Hamman #endif 480*c646bba6SJoe Hamman 481*c646bba6SJoe Hamman #undef CONFIG_WATCHDOG /* watchdog disabled */ 482*c646bba6SJoe Hamman 483*c646bba6SJoe Hamman /* 484*c646bba6SJoe Hamman * Miscellaneous configurable options 485*c646bba6SJoe Hamman */ 486*c646bba6SJoe Hamman #define CFG_LONGHELP /* undef to save memory */ 487*c646bba6SJoe Hamman #define CFG_LOAD_ADDR 0x2000000 /* default load address */ 488*c646bba6SJoe Hamman #define CFG_PROMPT "=> " /* Monitor Command Prompt */ 489*c646bba6SJoe Hamman 490*c646bba6SJoe Hamman #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 491*c646bba6SJoe Hamman #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ 492*c646bba6SJoe Hamman #else 493*c646bba6SJoe Hamman #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 494*c646bba6SJoe Hamman #endif 495*c646bba6SJoe Hamman 496*c646bba6SJoe Hamman #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ 497*c646bba6SJoe Hamman #define CFG_MAXARGS 16 /* max number of command args */ 498*c646bba6SJoe Hamman #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 499*c646bba6SJoe Hamman #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */ 500*c646bba6SJoe Hamman 501*c646bba6SJoe Hamman /* 502*c646bba6SJoe Hamman * For booting Linux, the board info and command line data 503*c646bba6SJoe Hamman * have to be in the first 8 MB of memory, since this is 504*c646bba6SJoe Hamman * the maximum mapped by the Linux kernel during initialization. 505*c646bba6SJoe Hamman */ 506*c646bba6SJoe Hamman #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 507*c646bba6SJoe Hamman 508*c646bba6SJoe Hamman /* Cache Configuration */ 509*c646bba6SJoe Hamman #define CFG_DCACHE_SIZE 32768 510*c646bba6SJoe Hamman #define CFG_CACHELINE_SIZE 32 511*c646bba6SJoe Hamman #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 512*c646bba6SJoe Hamman #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/ 513*c646bba6SJoe Hamman #endif 514*c646bba6SJoe Hamman 515*c646bba6SJoe Hamman /* 516*c646bba6SJoe Hamman * Internal Definitions 517*c646bba6SJoe Hamman * 518*c646bba6SJoe Hamman * Boot Flags 519*c646bba6SJoe Hamman */ 520*c646bba6SJoe Hamman #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 521*c646bba6SJoe Hamman #define BOOTFLAG_WARM 0x02 /* Software reboot */ 522*c646bba6SJoe Hamman 523*c646bba6SJoe Hamman #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 524*c646bba6SJoe Hamman #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 525*c646bba6SJoe Hamman #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 526*c646bba6SJoe Hamman #endif 527*c646bba6SJoe Hamman 528*c646bba6SJoe Hamman /* 529*c646bba6SJoe Hamman * Environment Configuration 530*c646bba6SJoe Hamman */ 531*c646bba6SJoe Hamman 532*c646bba6SJoe Hamman /* The mac addresses for all ethernet interface */ 533*c646bba6SJoe Hamman #if defined(CONFIG_TSEC_ENET) 534*c646bba6SJoe Hamman #define CONFIG_ETHADDR 02:E0:0C:00:00:01 535*c646bba6SJoe Hamman #define CONFIG_ETH1ADDR 02:E0:0C:00:01:FD 536*c646bba6SJoe Hamman #define CONFIG_ETH2ADDR 02:E0:0C:00:02:FD 537*c646bba6SJoe Hamman #define CONFIG_ETH3ADDR 02:E0:0C:00:03:FD 538*c646bba6SJoe Hamman #endif 539*c646bba6SJoe Hamman 540*c646bba6SJoe Hamman #define CONFIG_HAS_ETH1 1 541*c646bba6SJoe Hamman #define CONFIG_HAS_ETH2 1 542*c646bba6SJoe Hamman #define CONFIG_HAS_ETH3 1 543*c646bba6SJoe Hamman 544*c646bba6SJoe Hamman #define CONFIG_IPADDR 192.168.0.50 545*c646bba6SJoe Hamman 546*c646bba6SJoe Hamman #define CONFIG_HOSTNAME sbc8641d 547*c646bba6SJoe Hamman #define CONFIG_ROOTPATH /opt/eldk/ppc_74xx 548*c646bba6SJoe Hamman #define CONFIG_BOOTFILE uImage 549*c646bba6SJoe Hamman 550*c646bba6SJoe Hamman #define CONFIG_SERVERIP 192.168.0.2 551*c646bba6SJoe Hamman #define CONFIG_GATEWAYIP 192.168.0.1 552*c646bba6SJoe Hamman #define CONFIG_NETMASK 255.255.255.0 553*c646bba6SJoe Hamman 554*c646bba6SJoe Hamman /* default location for tftp and bootm */ 555*c646bba6SJoe Hamman #define CONFIG_LOADADDR 1000000 556*c646bba6SJoe Hamman 557*c646bba6SJoe Hamman #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 558*c646bba6SJoe Hamman #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 559*c646bba6SJoe Hamman 560*c646bba6SJoe Hamman #define CONFIG_BAUDRATE 115200 561*c646bba6SJoe Hamman 562*c646bba6SJoe Hamman #define CONFIG_EXTRA_ENV_SETTINGS \ 563*c646bba6SJoe Hamman "netdev=eth0\0" \ 564*c646bba6SJoe Hamman "consoledev=ttyS0\0" \ 565*c646bba6SJoe Hamman "ramdiskaddr=2000000\0" \ 566*c646bba6SJoe Hamman "ramdiskfile=uRamdisk\0" \ 567*c646bba6SJoe Hamman "dtbaddr=400000\0" \ 568*c646bba6SJoe Hamman "dtbfile=sbc8641d.dtb\0" \ 569*c646bba6SJoe Hamman "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \ 570*c646bba6SJoe Hamman "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \ 571*c646bba6SJoe Hamman "maxcpus=1" 572*c646bba6SJoe Hamman 573*c646bba6SJoe Hamman #define CONFIG_NFSBOOTCOMMAND \ 574*c646bba6SJoe Hamman "setenv bootargs root=/dev/nfs rw " \ 575*c646bba6SJoe Hamman "nfsroot=$serverip:$rootpath " \ 576*c646bba6SJoe Hamman "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 577*c646bba6SJoe Hamman "console=$consoledev,$baudrate $othbootargs;" \ 578*c646bba6SJoe Hamman "tftp $loadaddr $bootfile;" \ 579*c646bba6SJoe Hamman "tftp $dtbaddr $dtbfile;" \ 580*c646bba6SJoe Hamman "bootm $loadaddr - $dtbaddr" 581*c646bba6SJoe Hamman 582*c646bba6SJoe Hamman #define CONFIG_RAMBOOTCOMMAND \ 583*c646bba6SJoe Hamman "setenv bootargs root=/dev/ram rw " \ 584*c646bba6SJoe Hamman "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 585*c646bba6SJoe Hamman "console=$consoledev,$baudrate $othbootargs;" \ 586*c646bba6SJoe Hamman "tftp $ramdiskaddr $ramdiskfile;" \ 587*c646bba6SJoe Hamman "tftp $loadaddr $bootfile;" \ 588*c646bba6SJoe Hamman "tftp $dtbaddr $dtbfile;" \ 589*c646bba6SJoe Hamman "bootm $loadaddr $ramdiskaddr $dtbaddr" 590*c646bba6SJoe Hamman 591*c646bba6SJoe Hamman #define CONFIG_FLASHBOOTCOMMAND \ 592*c646bba6SJoe Hamman "setenv bootargs root=/dev/ram rw " \ 593*c646bba6SJoe Hamman "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 594*c646bba6SJoe Hamman "console=$consoledev,$baudrate $othbootargs;" \ 595*c646bba6SJoe Hamman "bootm ffd00000 ffb00000 ffa00000" 596*c646bba6SJoe Hamman 597*c646bba6SJoe Hamman #define CONFIG_BOOTCOMMAND CONFIG_FLASHBOOTCOMMAND 598*c646bba6SJoe Hamman 599*c646bba6SJoe Hamman #endif /* __CONFIG_H */ 600