xref: /rk3399_rockchip-uboot/include/configs/sbc8641d.h (revision 2ae1824196884ba2bafffb7c0d3e8297350591e9)
1c646bba6SJoe Hamman /*
2c646bba6SJoe Hamman  * Copyright 2007 Wind River Systems <www.windriver.com>
3c646bba6SJoe Hamman  * Copyright 2007 Embedded Specialties, Inc.
4c646bba6SJoe Hamman  * Joe Hamman <joe.hamman@embeddedspecialties.com>
5c646bba6SJoe Hamman  *
6c646bba6SJoe Hamman  * Copyright 2006 Freescale Semiconductor.
7c646bba6SJoe Hamman  *
8c646bba6SJoe Hamman  * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
9c646bba6SJoe Hamman  *
10c646bba6SJoe Hamman  * See file CREDITS for list of people who contributed to this
11c646bba6SJoe Hamman  * project.
12c646bba6SJoe Hamman  *
13c646bba6SJoe Hamman  * This program is free software; you can redistribute it and/or
14c646bba6SJoe Hamman  * modify it under the terms of the GNU General Public License as
15c646bba6SJoe Hamman  * published by the Free Software Foundation; either version 2 of
16c646bba6SJoe Hamman  * the License, or (at your option) any later version.
17c646bba6SJoe Hamman  *
18c646bba6SJoe Hamman  * This program is distributed in the hope that it will be useful,
19c646bba6SJoe Hamman  * but WITHOUT ANY WARRANTY; without even the implied warranty of
20c646bba6SJoe Hamman  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
21c646bba6SJoe Hamman  * GNU General Public License for more details.
22c646bba6SJoe Hamman  *
23c646bba6SJoe Hamman  * You should have received a copy of the GNU General Public License
24c646bba6SJoe Hamman  * along with this program; if not, write to the Free Software
25c646bba6SJoe Hamman  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26c646bba6SJoe Hamman  * MA 02111-1307 USA
27c646bba6SJoe Hamman  */
28c646bba6SJoe Hamman 
29c646bba6SJoe Hamman /*
30c646bba6SJoe Hamman  * SBC8641D board configuration file
31c646bba6SJoe Hamman  *
32c646bba6SJoe Hamman  * Make sure you change the MAC address and other network params first,
33c646bba6SJoe Hamman  * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
34c646bba6SJoe Hamman  */
35c646bba6SJoe Hamman 
36c646bba6SJoe Hamman #ifndef __CONFIG_H
37c646bba6SJoe Hamman #define __CONFIG_H
38c646bba6SJoe Hamman 
39c646bba6SJoe Hamman /* High Level Configuration Options */
40c646bba6SJoe Hamman #define CONFIG_MPC86xx		1	/* MPC86xx */
41c646bba6SJoe Hamman #define CONFIG_MPC8641		1	/* MPC8641 specific */
42c646bba6SJoe Hamman #define CONFIG_SBC8641D		1	/* SBC8641D board specific */
437649a590SKumar Gala #define CONFIG_MP		1	/* support multiple processors */
44c646bba6SJoe Hamman #define CONFIG_LINUX_RESET_VEC  0x100   /* Reset vector used by Linux */
45c646bba6SJoe Hamman 
46*2ae18241SWolfgang Denk #define	CONFIG_SYS_TEXT_BASE	0xfff00000
47*2ae18241SWolfgang Denk 
48c646bba6SJoe Hamman #ifdef RUN_DIAG
496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DIAG_ADDR        0xff800000
50c646bba6SJoe Hamman #endif
51c646bba6SJoe Hamman 
526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RESET_ADDRESS    0xfff00100
53c646bba6SJoe Hamman 
541266df88SBecky Bruce /*
551266df88SBecky Bruce  * virtual address to be used for temporary mappings.  There
561266df88SBecky Bruce  * should be 128k free at this VA.
571266df88SBecky Bruce  */
581266df88SBecky Bruce #define CONFIG_SYS_SCRATCH_VA	0xe8000000
591266df88SBecky Bruce 
60cca34967SJoe Hamman #define CONFIG_PCI		1	/* Enable PCIE */
6146f3e385SKumar Gala #define CONFIG_PCIE1		1	/* PCIE controler 1 (slot 1) */
6246f3e385SKumar Gala #define CONFIG_PCIE2		1	/* PCIE controler 2 (slot 2) */
63cca34967SJoe Hamman #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
64713d8186SBecky Bruce #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
65c646bba6SJoe Hamman 
66c646bba6SJoe Hamman #define CONFIG_TSEC_ENET		/* tsec ethernet support */
67c646bba6SJoe Hamman #define CONFIG_ENV_OVERWRITE
68c646bba6SJoe Hamman 
694bbfd3e2SPeter Tyser #define CONFIG_BAT_RW		1	/* Use common BAT rw code */
7023f935c0SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported and enabled */
7123f935c0SBecky Bruce 
72c646bba6SJoe Hamman #undef CONFIG_SPD_EEPROM		/* Do not use SPD EEPROM for DDR setup*/
73c646bba6SJoe Hamman #undef CONFIG_DDR_ECC			/* only for ECC DDR module */
74c646bba6SJoe Hamman #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
75c646bba6SJoe Hamman #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
76c646bba6SJoe Hamman #define CONFIG_NUM_DDR_CONTROLLERS     2
77c646bba6SJoe Hamman #define CACHE_LINE_INTERLEAVING		0x20000000
78c646bba6SJoe Hamman #define PAGE_INTERLEAVING		0x21000000
79c646bba6SJoe Hamman #define BANK_INTERLEAVING		0x22000000
80c646bba6SJoe Hamman #define SUPER_BANK_INTERLEAVING		0x23000000
81c646bba6SJoe Hamman 
82c646bba6SJoe Hamman 
83c646bba6SJoe Hamman #define CONFIG_ALTIVEC          1
84c646bba6SJoe Hamman 
85c646bba6SJoe Hamman /*
86c646bba6SJoe Hamman  * L2CR setup -- make sure this is right for your board!
87c646bba6SJoe Hamman  */
886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_L2
89c646bba6SJoe Hamman #define L2_INIT		0
90c646bba6SJoe Hamman #define L2_ENABLE	(L2CR_L2E)
91c646bba6SJoe Hamman 
92c646bba6SJoe Hamman #ifndef CONFIG_SYS_CLK_FREQ
93c646bba6SJoe Hamman #define CONFIG_SYS_CLK_FREQ     get_board_sys_clk(0)
94c646bba6SJoe Hamman #endif
95c646bba6SJoe Hamman 
96c646bba6SJoe Hamman #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
97c646bba6SJoe Hamman 
986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_DRAM_TEST				/* memory test, takes time */
996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */
1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
101c646bba6SJoe Hamman 
102c646bba6SJoe Hamman /*
103c646bba6SJoe Hamman  * Base addresses -- Note these are effective addresses where the
104c646bba6SJoe Hamman  * actual resources get mapped (not physical addresses)
105c646bba6SJoe Hamman  */
1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR		0xf8000000	/* relocated CCSRBAR */
1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
109c646bba6SJoe Hamman 
110f698738eSJon Loeliger #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
111f698738eSJon Loeliger #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	0x0
112ad19e7a5SKumar Gala #define CONFIG_SYS_CCSRBAR_PHYS		CONFIG_SYS_CCSRBAR_PHYS_LOW
113f698738eSJon Loeliger 
114c646bba6SJoe Hamman /*
115c646bba6SJoe Hamman  * DDR Setup
116c646bba6SJoe Hamman  */
1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory */
1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE2	0x10000000	/* DDR bank 2 */
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE2		CONFIG_SYS_DDR_SDRAM_BASE2
1211266df88SBecky Bruce #define CONFIG_SYS_MAX_DDR_BAT_SIZE	0x80000000	/* BAT mapping size */
122c646bba6SJoe Hamman #define CONFIG_VERY_BIG_RAM
123c646bba6SJoe Hamman 
1249bd4e591SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	2
1259bd4e591SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	2
1269bd4e591SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
1279bd4e591SKumar Gala 
128c646bba6SJoe Hamman #if defined(CONFIG_SPD_EEPROM)
129c646bba6SJoe Hamman     /*
130c646bba6SJoe Hamman      * Determine DDR configuration from I2C interface.
131c646bba6SJoe Hamman      */
132c646bba6SJoe Hamman     #define SPD_EEPROM_ADDRESS1		0x51		/* DDR DIMM */
133c646bba6SJoe Hamman     #define SPD_EEPROM_ADDRESS2		0x52		/* DDR DIMM */
134c646bba6SJoe Hamman     #define SPD_EEPROM_ADDRESS3		0x53		/* DDR DIMM */
135c646bba6SJoe Hamman     #define SPD_EEPROM_ADDRESS4		0x54		/* DDR DIMM */
136c646bba6SJoe Hamman 
137c646bba6SJoe Hamman #else
138c646bba6SJoe Hamman     /*
139c646bba6SJoe Hamman      * Manually set up DDR1 & DDR2 parameters
140c646bba6SJoe Hamman      */
141c646bba6SJoe Hamman 
1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_SDRAM_SIZE	512		/* DDR is 512MB */
143c646bba6SJoe Hamman 
1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CS0_BNDS	0x0000000F
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CS1_BNDS	0x00000000
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CS2_BNDS	0x00000000
1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CS3_BNDS	0x00000000
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010102
1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CS1_CONFIG	0x00000000
1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CS2_CONFIG	0x00000000
1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CS3_CONFIG	0x00000000
1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_TIMING_3 0x00000000
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_TIMING_0	0x00220802
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_TIMING_1	0x38377322
1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_TIMING_2	0x002040c7
1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CFG_1A	0x43008008
1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CFG_2	0x24401000
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_MODE_1	0x23c00542
1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_MODE_2	0x00000000
1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_MODE_CTL	0x00000000
1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_INTERVAL	0x05080100
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_DATA_INIT	0x00000000
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CLK_CTRL	0x03800000
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_CFG_1B	0xC3008008
165c646bba6SJoe Hamman 
1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CS0_BNDS	0x0010001F
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CS1_BNDS	0x00000000
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CS2_BNDS	0x00000000
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CS3_BNDS	0x00000000
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CS0_CONFIG	0x80010102
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CS1_CONFIG	0x00000000
1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CS2_CONFIG	0x00000000
1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CS3_CONFIG	0x00000000
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_EXT_REFRESH 0x00000000
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_TIMING_0	0x00220802
1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_TIMING_1	0x38377322
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_TIMING_2	0x002040c7
1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CFG_1A	0x43008008
1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CFG_2	0x24401000
1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_MODE_1	0x23c00542
1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_MODE_2	0x00000000
1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_MODE_CTL	0x00000000
1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_INTERVAL	0x05080100
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_DATA_INIT	0x00000000
1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CLK_CTRL	0x03800000
1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR2_CFG_1B	0xC3008008
187c646bba6SJoe Hamman 
188c646bba6SJoe Hamman 
189c646bba6SJoe Hamman #endif
190c646bba6SJoe Hamman 
19132628c50SJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_ID_EEPROM	1
192c646bba6SJoe Hamman #define ID_EEPROM_ADDR 0x57 */
193c646bba6SJoe Hamman 
194c646bba6SJoe Hamman /*
195c646bba6SJoe Hamman  * The SBC8641D contains 16MB flash space at ff000000.
196c646bba6SJoe Hamman  */
1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE      0xff000000  /* start of FLASH 16M */
198c646bba6SJoe Hamman 
199c646bba6SJoe Hamman /* Flash */
2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM		0xff001001	/* port size 16bit */
2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM		0xff006e65	/* 16MB Boot Flash area */
202c646bba6SJoe Hamman 
203c646bba6SJoe Hamman /* 64KB EEPROM */
2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM		0xf0000801	/* port size 16bit */
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM		0xffff6e65	/* 64K EEPROM area */
206c646bba6SJoe Hamman 
207c646bba6SJoe Hamman /* EPLD - User switches, board id, LEDs */
2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM		0xf1000801	/* port size 16bit */
2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM		0xfff06e65	/* EPLD (switches, board ID, LEDs) area */
210c646bba6SJoe Hamman 
211c646bba6SJoe Hamman /* Local bus SDRAM 128MB */
2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM		0xe0001861	/* port size ?bit */
2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM		0xfc006cc0	/* 128MB local bus SDRAM area (1st half) */
2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR4_PRELIM		0xe4001861	/* port size ?bit */
2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR4_PRELIM		0xfc006cc0	/* 128MB local bus SDRAM area (2nd half) */
216c646bba6SJoe Hamman 
217c646bba6SJoe Hamman /* Disk on Chip (DOC) 128MB */
2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR5_PRELIM		0xe8001001	/* port size ?bit */
2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR5_PRELIM		0xf8006e65	/* 128MB local bus SDRAM area (2nd half) */
220c646bba6SJoe Hamman 
221c646bba6SJoe Hamman /* LCD */
2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR6_PRELIM		0xf4000801	/* port size ?bit */
2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR6_PRELIM		0xfff06e65	/* 128MB local bus SDRAM area (2nd half) */
224c646bba6SJoe Hamman 
225c646bba6SJoe Hamman /* Control logic & misc peripherals */
2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR7_PRELIM		0xf2000801	/* port size ?bit */
2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR7_PRELIM		0xfff06e65	/* 128MB local bus SDRAM area (2nd half) */
228c646bba6SJoe Hamman 
2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	131		/* sectors per device */
231c646bba6SJoe Hamman 
2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
23514d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
236bf9a8c34SBecky Bruce #define CONFIG_SYS_MONITOR_BASE_EARLY   0xfff00000	/* early monitor loc */
237c646bba6SJoe Hamman 
23800b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_WRITE_SWAPPED_DATA
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION
243c646bba6SJoe Hamman 
244c646bba6SJoe Hamman #undef CONFIG_CLOCKS_IN_MHZ
245c646bba6SJoe Hamman 
2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_INIT_RAM_LOCK
2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x0fd00000	/* Initial RAM address */
249c646bba6SJoe Hamman #else
2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xf8400000	/* Initial RAM address */
251c646bba6SJoe Hamman #endif
2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END	0x4000		/* End of used area in RAM */
253c646bba6SJoe Hamman 
2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	128		/* num bytes initial data */
2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
257c646bba6SJoe Hamman 
2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)    /* Reserve 256 kB for Mon */
2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(128 * 1024)    /* Reserved for malloc */
260c646bba6SJoe Hamman 
261c646bba6SJoe Hamman /* Serial Port */
262c646bba6SJoe Hamman #define CONFIG_CONS_INDEX     1
2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE    1
2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
267c646bba6SJoe Hamman 
2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
269c646bba6SJoe Hamman 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
270c646bba6SJoe Hamman 
2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1        (CONFIG_SYS_CCSRBAR+0x4500)
2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2        (CONFIG_SYS_CCSRBAR+0x4600)
273c646bba6SJoe Hamman 
274c646bba6SJoe Hamman /* Use the HUSH parser */
2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef  CONFIG_SYS_HUSH_PARSER
2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
278c646bba6SJoe Hamman #endif
279c646bba6SJoe Hamman 
280c646bba6SJoe Hamman /*
281c646bba6SJoe Hamman  * Pass open firmware flat tree to kernel
282c646bba6SJoe Hamman  */
28313f5433fSJon Loeliger #define CONFIG_OF_LIBFDT		1
284c646bba6SJoe Hamman #define CONFIG_OF_BOARD_SETUP		1
28513f5433fSJon Loeliger #define CONFIG_OF_STDOUT_VIA_ALIAS	1
286c646bba6SJoe Hamman 
287c646bba6SJoe Hamman /*
288c646bba6SJoe Hamman  * I2C
289c646bba6SJoe Hamman  */
290c646bba6SJoe Hamman #define	CONFIG_FSL_I2C		/* Use FSL common I2C driver */
291c646bba6SJoe Hamman #define	CONFIG_HARD_I2C		/* I2C with hardware support*/
292c646bba6SJoe Hamman #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES        {0x69}	/* Don't probe these addrs */
2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3100
297c646bba6SJoe Hamman 
298c646bba6SJoe Hamman /*
299c646bba6SJoe Hamman  * RapidIO MMU
300c646bba6SJoe Hamman  */
3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_BASE	0xc0000000	/* base address */
3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_PHYS	CONFIG_SYS_RIO_MEM_BASE
3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE	0x20000000	/* 128M */
304c646bba6SJoe Hamman 
305c646bba6SJoe Hamman /*
306c646bba6SJoe Hamman  * General PCI
307c646bba6SJoe Hamman  * Addresses are mapped 1-1.
308c646bba6SJoe Hamman  */
30946f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
31046f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	CONFIG_SYS_PCIE1_MEM_BUS
31146f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	CONFIG_SYS_PCIE1_MEM_BUS
31246f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
31346f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS		0xe2000000
31446f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	CONFIG_SYS_PCIE1_IO_BUS
31546f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	CONFIG_SYS_PCIE1_IO_BUS
31646f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE	0x1000000	/* 16M */
317c646bba6SJoe Hamman 
31846f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
31946f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	CONFIG_SYS_PCIE2_MEM_BUS
32046f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT	CONFIG_SYS_PCIE2_MEM_BUS
32146f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000	/* 256M */
32246f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS		0xe3000000
32346f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	CONFIG_SYS_PCIE2_IO_BUS
32446f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT	CONFIG_SYS_PCIE2_IO_BUS
32546f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE	0x1000000	/* 16M */
326c646bba6SJoe Hamman 
327c646bba6SJoe Hamman #if defined(CONFIG_PCI)
328c646bba6SJoe Hamman 
329c646bba6SJoe Hamman #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
330c646bba6SJoe Hamman 
3316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
332c646bba6SJoe Hamman 
333c646bba6SJoe Hamman #define CONFIG_NET_MULTI
334c646bba6SJoe Hamman #define CONFIG_PCI_PNP			/* do pci plug-and-play */
335c646bba6SJoe Hamman 
336c646bba6SJoe Hamman #undef CONFIG_EEPRO100
337c646bba6SJoe Hamman #undef CONFIG_TULIP
338c646bba6SJoe Hamman 
339c646bba6SJoe Hamman #if !defined(CONFIG_PCI_PNP)
340c646bba6SJoe Hamman     #define PCI_ENET0_IOADDR	0xe0000000
341c646bba6SJoe Hamman     #define PCI_ENET0_MEMADDR	0xe0000000
342c646bba6SJoe Hamman     #define PCI_IDSEL_NUMBER	0x0c	/* slot0->3(IDSEL)=12->15 */
343c646bba6SJoe Hamman #endif
344c646bba6SJoe Hamman 
345c646bba6SJoe Hamman #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
346c646bba6SJoe Hamman 
347c646bba6SJoe Hamman #define CONFIG_DOS_PARTITION
348c646bba6SJoe Hamman #undef CONFIG_SCSI_AHCI
349c646bba6SJoe Hamman 
350c646bba6SJoe Hamman #ifdef CONFIG_SCSI_AHCI
351c646bba6SJoe Hamman #define CONFIG_SATA_ULI5288
3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN	1
3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
356c646bba6SJoe Hamman #endif
357c646bba6SJoe Hamman 
358c646bba6SJoe Hamman #endif	/* CONFIG_PCI */
359c646bba6SJoe Hamman 
360c646bba6SJoe Hamman #if defined(CONFIG_TSEC_ENET)
361c646bba6SJoe Hamman 
362c646bba6SJoe Hamman #ifndef CONFIG_NET_MULTI
363c646bba6SJoe Hamman #define CONFIG_NET_MULTI	1
364c646bba6SJoe Hamman #endif
365c646bba6SJoe Hamman 
366c646bba6SJoe Hamman /* #define CONFIG_MII		1 */	/* MII PHY management */
367c646bba6SJoe Hamman 
368c646bba6SJoe Hamman #define CONFIG_TSEC1    1
369c646bba6SJoe Hamman #define CONFIG_TSEC1_NAME       "eTSEC1"
370c646bba6SJoe Hamman #define CONFIG_TSEC2    1
371c646bba6SJoe Hamman #define CONFIG_TSEC2_NAME       "eTSEC2"
372c646bba6SJoe Hamman #define CONFIG_TSEC3    1
373c646bba6SJoe Hamman #define CONFIG_TSEC3_NAME       "eTSEC3"
374c646bba6SJoe Hamman #define CONFIG_TSEC4    1
375c646bba6SJoe Hamman #define CONFIG_TSEC4_NAME       "eTSEC4"
376c646bba6SJoe Hamman 
377c646bba6SJoe Hamman #define TSEC1_PHY_ADDR		0x1F
378c646bba6SJoe Hamman #define TSEC2_PHY_ADDR		0x00
379c646bba6SJoe Hamman #define TSEC3_PHY_ADDR		0x01
380c646bba6SJoe Hamman #define TSEC4_PHY_ADDR		0x02
381c646bba6SJoe Hamman #define TSEC1_PHYIDX		0
382c646bba6SJoe Hamman #define TSEC2_PHYIDX		0
383c646bba6SJoe Hamman #define TSEC3_PHYIDX		0
384c646bba6SJoe Hamman #define TSEC4_PHYIDX		0
3853a79013eSAndy Fleming #define TSEC1_FLAGS		TSEC_GIGABIT
3863a79013eSAndy Fleming #define TSEC2_FLAGS		TSEC_GIGABIT
3873a79013eSAndy Fleming #define TSEC3_FLAGS		TSEC_GIGABIT
3883a79013eSAndy Fleming #define TSEC4_FLAGS		TSEC_GIGABIT
389c646bba6SJoe Hamman 
3906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TBIPA_VALUE	0x1e	/* Set TBI address not to conflict with TSEC1_PHY_ADDR */
391c646bba6SJoe Hamman 
392c646bba6SJoe Hamman #define CONFIG_ETHPRIME		"eTSEC1"
393c646bba6SJoe Hamman 
394c646bba6SJoe Hamman #endif	/* CONFIG_TSEC_ENET */
395c646bba6SJoe Hamman 
396c646bba6SJoe Hamman /*
397c646bba6SJoe Hamman  * BAT0         2G     Cacheable, non-guarded
398c646bba6SJoe Hamman  * 0x0000_0000  2G     DDR
399c646bba6SJoe Hamman  */
4006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
4016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U	(BATU_BL_2G | BATU_VS | BATU_VP)
4026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE )
4036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U	CONFIG_SYS_DBAT0U
404c646bba6SJoe Hamman 
405c646bba6SJoe Hamman /*
406c646bba6SJoe Hamman  * BAT1         1G     Cache-inhibited, guarded
407c646bba6SJoe Hamman  * 0x8000_0000  512M   PCI-Express 1 Memory
408c646bba6SJoe Hamman  * 0xa000_0000  512M   PCI-Express 2 Memory
409c646bba6SJoe Hamman  *	Changed it for operating from 0xd0000000
410c646bba6SJoe Hamman  */
41146f3e385SKumar Gala #define CONFIG_SYS_DBAT1L	( CONFIG_SYS_PCIE1_MEM_PHYS | BATL_PP_RW \
412c646bba6SJoe Hamman 			| BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
41346f3e385SKumar Gala #define CONFIG_SYS_DBAT1U	(CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_256M | BATU_VS | BATU_VP)
41446f3e385SKumar Gala #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_PCIE1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
4156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U	CONFIG_SYS_DBAT1U
416c646bba6SJoe Hamman 
417c646bba6SJoe Hamman /*
418c646bba6SJoe Hamman  * BAT2         512M   Cache-inhibited, guarded
419c646bba6SJoe Hamman  * 0xc000_0000  512M   RapidIO Memory
420c646bba6SJoe Hamman  */
4216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L	(CONFIG_SYS_RIO_MEM_BASE | BATL_PP_RW \
422c646bba6SJoe Hamman 			| BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
4236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_RIO_MEM_BASE | BATU_BL_512M | BATU_VS | BATU_VP)
4246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_RIO_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
4256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
426c646bba6SJoe Hamman 
427c646bba6SJoe Hamman /*
428c646bba6SJoe Hamman  * BAT3         4M     Cache-inhibited, guarded
429c646bba6SJoe Hamman  * 0xf800_0000  4M     CCSR
430c646bba6SJoe Hamman  */
4316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L	( CONFIG_SYS_CCSRBAR | BATL_PP_RW \
432c646bba6SJoe Hamman 			| BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U	(CONFIG_SYS_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP)
4346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
4356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U	CONFIG_SYS_DBAT3U
436c646bba6SJoe Hamman 
437f698738eSJon Loeliger #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
438f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
439f698738eSJon Loeliger 				       | BATL_PP_RW | BATL_CACHEINHIBIT \
440f698738eSJon Loeliger 				       | BATL_GUARDEDSTORAGE)
441f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
442f698738eSJon Loeliger 				       | BATU_BL_1M | BATU_VS | BATU_VP)
443f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
444f698738eSJon Loeliger 				       | BATL_PP_RW | BATL_CACHEINHIBIT)
445f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
446f698738eSJon Loeliger #endif
447f698738eSJon Loeliger 
448c646bba6SJoe Hamman /*
449c646bba6SJoe Hamman  * BAT4         32M    Cache-inhibited, guarded
450c646bba6SJoe Hamman  * 0xe200_0000  16M    PCI-Express 1 I/O
451c646bba6SJoe Hamman  * 0xe300_0000  16M    PCI-Express 2 I/0
452c646bba6SJoe Hamman  *    Note that this is at 0xe0000000
453c646bba6SJoe Hamman  */
45446f3e385SKumar Gala #define CONFIG_SYS_DBAT4L	( CONFIG_SYS_PCIE1_IO_PHYS | BATL_PP_RW \
455c646bba6SJoe Hamman 			| BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
45646f3e385SKumar Gala #define CONFIG_SYS_DBAT4U	(CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_32M | BATU_VS | BATU_VP)
45746f3e385SKumar Gala #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_PCIE1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U	CONFIG_SYS_DBAT4U
459c646bba6SJoe Hamman 
460c646bba6SJoe Hamman /*
461c646bba6SJoe Hamman  * BAT5         128K   Cacheable, non-guarded
462c646bba6SJoe Hamman  * 0xe401_0000  128K   Init RAM for stack in the CPU DCache (no backing memory)
463c646bba6SJoe Hamman  */
4646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
4656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
4666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L	CONFIG_SYS_DBAT5L
4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U	CONFIG_SYS_DBAT5U
468c646bba6SJoe Hamman 
469c646bba6SJoe Hamman /*
470c646bba6SJoe Hamman  * BAT6         32M    Cache-inhibited, guarded
471c646bba6SJoe Hamman  * 0xfe00_0000  32M    FLASH
472c646bba6SJoe Hamman  */
4736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW \
474c646bba6SJoe Hamman 			| BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
4756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP)
4766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L	((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE)
4776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	CONFIG_SYS_DBAT6U
478c646bba6SJoe Hamman 
479bf9a8c34SBecky Bruce /* Map the last 1M of flash where we're running from reset */
480bf9a8c34SBecky Bruce #define CONFIG_SYS_DBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
481bf9a8c34SBecky Bruce 				 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
48214d0a02aSWolfgang Denk #define CONFIG_SYS_DBAT6U_EARLY	(CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
483bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
484bf9a8c34SBecky Bruce 				 | BATL_MEMCOHERENCE)
485bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6U_EARLY	CONFIG_SYS_DBAT6U_EARLY
486bf9a8c34SBecky Bruce 
4876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	0x00000000
4886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	0x00000000
4896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L	0x00000000
4906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U	0x00000000
491c646bba6SJoe Hamman 
492c646bba6SJoe Hamman /*
493c646bba6SJoe Hamman  * Environment
494c646bba6SJoe Hamman  */
4955a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
4966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x40000)
4970e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
4980e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x2000
499c646bba6SJoe Hamman 
500c646bba6SJoe Hamman #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
5016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
502c646bba6SJoe Hamman 
503c646bba6SJoe Hamman #include <config_cmd_default.h>
504c646bba6SJoe Hamman     #define CONFIG_CMD_PING
505c646bba6SJoe Hamman     #define CONFIG_CMD_I2C
5064f93f8b1SBecky Bruce     #define CONFIG_CMD_REGINFO
507c646bba6SJoe Hamman 
508c646bba6SJoe Hamman #if defined(CONFIG_PCI)
509c646bba6SJoe Hamman     #define CONFIG_CMD_PCI
510c646bba6SJoe Hamman #endif
511c646bba6SJoe Hamman 
512c646bba6SJoe Hamman #undef CONFIG_WATCHDOG			/* watchdog disabled */
513c646bba6SJoe Hamman 
514c646bba6SJoe Hamman /*
515c646bba6SJoe Hamman  * Miscellaneous configurable options
516c646bba6SJoe Hamman  */
5176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
5186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
5196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
520c646bba6SJoe Hamman 
52130b52df9SJon Loeliger #if defined(CONFIG_CMD_KGDB)
5226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
523c646bba6SJoe Hamman #else
5246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
525c646bba6SJoe Hamman #endif
526c646bba6SJoe Hamman 
5276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
5286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
5296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
5306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
531c646bba6SJoe Hamman 
532c646bba6SJoe Hamman /*
533c646bba6SJoe Hamman  * For booting Linux, the board info and command line data
534c646bba6SJoe Hamman  * have to be in the first 8 MB of memory, since this is
535c646bba6SJoe Hamman  * the maximum mapped by the Linux kernel during initialization.
536c646bba6SJoe Hamman  */
5376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
538c646bba6SJoe Hamman 
539c646bba6SJoe Hamman /* Cache Configuration */
5406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DCACHE_SIZE		32768
5416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE	32
54230b52df9SJon Loeliger #if defined(CONFIG_CMD_KGDB)
5436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SHIFT	5	/*log base 2 of the above value*/
544c646bba6SJoe Hamman #endif
545c646bba6SJoe Hamman 
546c646bba6SJoe Hamman /*
547c646bba6SJoe Hamman  * Internal Definitions
548c646bba6SJoe Hamman  *
549c646bba6SJoe Hamman  * Boot Flags
550c646bba6SJoe Hamman  */
551c646bba6SJoe Hamman #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
552c646bba6SJoe Hamman #define BOOTFLAG_WARM	0x02		/* Software reboot */
553c646bba6SJoe Hamman 
55430b52df9SJon Loeliger #if defined(CONFIG_CMD_KGDB)
555c646bba6SJoe Hamman #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
556c646bba6SJoe Hamman #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
557c646bba6SJoe Hamman #endif
558c646bba6SJoe Hamman 
559c646bba6SJoe Hamman /*
560c646bba6SJoe Hamman  * Environment Configuration
561c646bba6SJoe Hamman  */
562c646bba6SJoe Hamman 
563c646bba6SJoe Hamman /* The mac addresses for all ethernet interface */
564c646bba6SJoe Hamman #if defined(CONFIG_TSEC_ENET)
565c646bba6SJoe Hamman #define CONFIG_ETHADDR   02:E0:0C:00:00:01
566c646bba6SJoe Hamman #define CONFIG_ETH1ADDR  02:E0:0C:00:01:FD
567c646bba6SJoe Hamman #define CONFIG_ETH2ADDR  02:E0:0C:00:02:FD
568c646bba6SJoe Hamman #define CONFIG_ETH3ADDR  02:E0:0C:00:03:FD
569c646bba6SJoe Hamman #endif
570c646bba6SJoe Hamman 
57110327dc5SAndy Fleming #define CONFIG_HAS_ETH0		1
572c646bba6SJoe Hamman #define CONFIG_HAS_ETH1		1
573c646bba6SJoe Hamman #define CONFIG_HAS_ETH2		1
574c646bba6SJoe Hamman #define CONFIG_HAS_ETH3		1
575c646bba6SJoe Hamman 
576c646bba6SJoe Hamman #define CONFIG_IPADDR		192.168.0.50
577c646bba6SJoe Hamman 
578c646bba6SJoe Hamman #define CONFIG_HOSTNAME		sbc8641d
579c646bba6SJoe Hamman #define CONFIG_ROOTPATH		/opt/eldk/ppc_74xx
580c646bba6SJoe Hamman #define CONFIG_BOOTFILE		uImage
581c646bba6SJoe Hamman 
582c646bba6SJoe Hamman #define CONFIG_SERVERIP		192.168.0.2
583c646bba6SJoe Hamman #define CONFIG_GATEWAYIP	192.168.0.1
584c646bba6SJoe Hamman #define CONFIG_NETMASK		255.255.255.0
585c646bba6SJoe Hamman 
586c646bba6SJoe Hamman /* default location for tftp and bootm */
587c646bba6SJoe Hamman #define CONFIG_LOADADDR		1000000
588c646bba6SJoe Hamman 
589c646bba6SJoe Hamman #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
590c646bba6SJoe Hamman #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
591c646bba6SJoe Hamman 
592c646bba6SJoe Hamman #define CONFIG_BAUDRATE	115200
593c646bba6SJoe Hamman 
594c646bba6SJoe Hamman #define	CONFIG_EXTRA_ENV_SETTINGS					\
595c646bba6SJoe Hamman    "netdev=eth0\0"							\
596c646bba6SJoe Hamman    "consoledev=ttyS0\0"							\
597c646bba6SJoe Hamman    "ramdiskaddr=2000000\0"						\
598c646bba6SJoe Hamman    "ramdiskfile=uRamdisk\0"						\
599c646bba6SJoe Hamman    "dtbaddr=400000\0"							\
600c646bba6SJoe Hamman    "dtbfile=sbc8641d.dtb\0"						\
601c646bba6SJoe Hamman    "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0"	\
602c646bba6SJoe Hamman    "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0"	\
603c646bba6SJoe Hamman    "maxcpus=1"
604c646bba6SJoe Hamman 
605c646bba6SJoe Hamman #define CONFIG_NFSBOOTCOMMAND						\
606c646bba6SJoe Hamman    "setenv bootargs root=/dev/nfs rw "					\
607c646bba6SJoe Hamman       "nfsroot=$serverip:$rootpath "					\
608c646bba6SJoe Hamman       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "	\
609c646bba6SJoe Hamman       "console=$consoledev,$baudrate $othbootargs;"			\
610c646bba6SJoe Hamman    "tftp $loadaddr $bootfile;"						\
611c646bba6SJoe Hamman    "tftp $dtbaddr $dtbfile;"						\
612c646bba6SJoe Hamman    "bootm $loadaddr - $dtbaddr"
613c646bba6SJoe Hamman 
614c646bba6SJoe Hamman #define CONFIG_RAMBOOTCOMMAND						\
615c646bba6SJoe Hamman    "setenv bootargs root=/dev/ram rw "					\
616c646bba6SJoe Hamman       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "	\
617c646bba6SJoe Hamman       "console=$consoledev,$baudrate $othbootargs;"			\
618c646bba6SJoe Hamman    "tftp $ramdiskaddr $ramdiskfile;"					\
619c646bba6SJoe Hamman    "tftp $loadaddr $bootfile;"						\
620c646bba6SJoe Hamman    "tftp $dtbaddr $dtbfile;"						\
621c646bba6SJoe Hamman    "bootm $loadaddr $ramdiskaddr $dtbaddr"
622c646bba6SJoe Hamman 
623c646bba6SJoe Hamman #define CONFIG_FLASHBOOTCOMMAND						\
624c646bba6SJoe Hamman    "setenv bootargs root=/dev/ram rw "					\
625c646bba6SJoe Hamman       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "	\
626c646bba6SJoe Hamman       "console=$consoledev,$baudrate $othbootargs;"			\
627c646bba6SJoe Hamman    "bootm ffd00000 ffb00000 ffa00000"
628c646bba6SJoe Hamman 
629c646bba6SJoe Hamman #define CONFIG_BOOTCOMMAND  CONFIG_FLASHBOOTCOMMAND
630c646bba6SJoe Hamman 
631c646bba6SJoe Hamman #endif	/* __CONFIG_H */
632