xref: /rk3399_rockchip-uboot/include/configs/sbc8641d.h (revision 23f935c073e7578c6066804fd2f9ee116cae6ffe)
1c646bba6SJoe Hamman /*
2c646bba6SJoe Hamman  * Copyright 2007 Wind River Systems <www.windriver.com>
3c646bba6SJoe Hamman  * Copyright 2007 Embedded Specialties, Inc.
4c646bba6SJoe Hamman  * Joe Hamman <joe.hamman@embeddedspecialties.com>
5c646bba6SJoe Hamman  *
6c646bba6SJoe Hamman  * Copyright 2006 Freescale Semiconductor.
7c646bba6SJoe Hamman  *
8c646bba6SJoe Hamman  * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
9c646bba6SJoe Hamman  *
10c646bba6SJoe Hamman  * See file CREDITS for list of people who contributed to this
11c646bba6SJoe Hamman  * project.
12c646bba6SJoe Hamman  *
13c646bba6SJoe Hamman  * This program is free software; you can redistribute it and/or
14c646bba6SJoe Hamman  * modify it under the terms of the GNU General Public License as
15c646bba6SJoe Hamman  * published by the Free Software Foundation; either version 2 of
16c646bba6SJoe Hamman  * the License, or (at your option) any later version.
17c646bba6SJoe Hamman  *
18c646bba6SJoe Hamman  * This program is distributed in the hope that it will be useful,
19c646bba6SJoe Hamman  * but WITHOUT ANY WARRANTY; without even the implied warranty of
20c646bba6SJoe Hamman  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
21c646bba6SJoe Hamman  * GNU General Public License for more details.
22c646bba6SJoe Hamman  *
23c646bba6SJoe Hamman  * You should have received a copy of the GNU General Public License
24c646bba6SJoe Hamman  * along with this program; if not, write to the Free Software
25c646bba6SJoe Hamman  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26c646bba6SJoe Hamman  * MA 02111-1307 USA
27c646bba6SJoe Hamman  */
28c646bba6SJoe Hamman 
29c646bba6SJoe Hamman /*
30c646bba6SJoe Hamman  * SBC8641D board configuration file
31c646bba6SJoe Hamman  *
32c646bba6SJoe Hamman  * Make sure you change the MAC address and other network params first,
33c646bba6SJoe Hamman  * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
34c646bba6SJoe Hamman  */
35c646bba6SJoe Hamman 
36c646bba6SJoe Hamman #ifndef __CONFIG_H
37c646bba6SJoe Hamman #define __CONFIG_H
38c646bba6SJoe Hamman 
39c646bba6SJoe Hamman /* High Level Configuration Options */
40c646bba6SJoe Hamman #define CONFIG_MPC86xx		1	/* MPC86xx */
41c646bba6SJoe Hamman #define CONFIG_MPC8641		1	/* MPC8641 specific */
42c646bba6SJoe Hamman #define CONFIG_SBC8641D		1	/* SBC8641D board specific */
43c646bba6SJoe Hamman #define CONFIG_NUM_CPUS         2       /* Number of CPUs in the system */
44c646bba6SJoe Hamman #define CONFIG_LINUX_RESET_VEC  0x100   /* Reset vector used by Linux */
45c646bba6SJoe Hamman 
46c646bba6SJoe Hamman #ifdef RUN_DIAG
47c646bba6SJoe Hamman #define CFG_DIAG_ADDR        0xff800000
48c646bba6SJoe Hamman #endif
49c646bba6SJoe Hamman 
50c646bba6SJoe Hamman #define CFG_RESET_ADDRESS    0xfff00100
51c646bba6SJoe Hamman 
52cca34967SJoe Hamman #define CONFIG_PCI		1	/* Enable PCIE */
53cca34967SJoe Hamman #define CONFIG_PCI1		1	/* PCIE controler 1 (slot 1) */
54cca34967SJoe Hamman #define CONFIG_PCI2		1	/* PCIE controler 2 (slot 2) */
55cca34967SJoe Hamman #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
56713d8186SBecky Bruce #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
57c646bba6SJoe Hamman 
58c646bba6SJoe Hamman #define CONFIG_TSEC_ENET		/* tsec ethernet support */
59c646bba6SJoe Hamman #define CONFIG_ENV_OVERWRITE
60c646bba6SJoe Hamman 
61*23f935c0SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported and enabled */
62*23f935c0SBecky Bruce 
63c646bba6SJoe Hamman #undef CONFIG_SPD_EEPROM		/* Do not use SPD EEPROM for DDR setup*/
64c646bba6SJoe Hamman #undef CONFIG_DDR_DLL			/* possible DLL fix needed */
65c646bba6SJoe Hamman #define CONFIG_DDR_2T_TIMING		/* Sets the 2T timing bit */
66c646bba6SJoe Hamman #undef CONFIG_DDR_ECC			/* only for ECC DDR module */
67c646bba6SJoe Hamman #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
68c646bba6SJoe Hamman #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
69c646bba6SJoe Hamman #define CONFIG_NUM_DDR_CONTROLLERS     2
70c646bba6SJoe Hamman #define CACHE_LINE_INTERLEAVING		0x20000000
71c646bba6SJoe Hamman #define PAGE_INTERLEAVING		0x21000000
72c646bba6SJoe Hamman #define BANK_INTERLEAVING		0x22000000
73c646bba6SJoe Hamman #define SUPER_BANK_INTERLEAVING		0x23000000
74c646bba6SJoe Hamman 
75c646bba6SJoe Hamman 
76c646bba6SJoe Hamman #define CONFIG_ALTIVEC          1
77c646bba6SJoe Hamman 
78c646bba6SJoe Hamman /*
79c646bba6SJoe Hamman  * L2CR setup -- make sure this is right for your board!
80c646bba6SJoe Hamman  */
81c646bba6SJoe Hamman #define CFG_L2
82c646bba6SJoe Hamman #define L2_INIT		0
83c646bba6SJoe Hamman #define L2_ENABLE	(L2CR_L2E)
84c646bba6SJoe Hamman 
85c646bba6SJoe Hamman #ifndef CONFIG_SYS_CLK_FREQ
86c646bba6SJoe Hamman #define CONFIG_SYS_CLK_FREQ     get_board_sys_clk(0)
87c646bba6SJoe Hamman #endif
88c646bba6SJoe Hamman 
89c646bba6SJoe Hamman #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
90c646bba6SJoe Hamman 
91c646bba6SJoe Hamman #undef	CFG_DRAM_TEST				/* memory test, takes time */
92c646bba6SJoe Hamman #define CFG_MEMTEST_START	0x00200000	/* memtest region */
93c646bba6SJoe Hamman #define CFG_MEMTEST_END		0x00400000
94c646bba6SJoe Hamman 
95c646bba6SJoe Hamman /*
96c646bba6SJoe Hamman  * Base addresses -- Note these are effective addresses where the
97c646bba6SJoe Hamman  * actual resources get mapped (not physical addresses)
98c646bba6SJoe Hamman  */
99c646bba6SJoe Hamman #define CFG_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
100c646bba6SJoe Hamman #define CFG_CCSRBAR		0xf8000000	/* relocated CCSRBAR */
101c646bba6SJoe Hamman #define CFG_IMMR		CFG_CCSRBAR	/* PQII uses CFG_IMMR */
102c646bba6SJoe Hamman 
103cca34967SJoe Hamman #define CFG_PCI1_ADDR		(CFG_CCSRBAR+0x8000)
104cca34967SJoe Hamman #define CFG_PCI2_ADDR		(CFG_CCSRBAR+0x9000)
105cca34967SJoe Hamman 
106c646bba6SJoe Hamman /*
107c646bba6SJoe Hamman  * DDR Setup
108c646bba6SJoe Hamman  */
109c646bba6SJoe Hamman #define CFG_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory */
110c646bba6SJoe Hamman #define CFG_DDR_SDRAM_BASE2	0x10000000	/* DDR bank 2 */
111c646bba6SJoe Hamman #define CFG_SDRAM_BASE		CFG_DDR_SDRAM_BASE
112c646bba6SJoe Hamman #define CFG_SDRAM_BASE2		CFG_DDR_SDRAM_BASE2
113c646bba6SJoe Hamman #define CONFIG_VERY_BIG_RAM
114c646bba6SJoe Hamman 
115c646bba6SJoe Hamman #define MPC86xx_DDR_SDRAM_CLK_CNTL
116c646bba6SJoe Hamman 
117c646bba6SJoe Hamman #if defined(CONFIG_SPD_EEPROM)
118c646bba6SJoe Hamman     /*
119c646bba6SJoe Hamman      * Determine DDR configuration from I2C interface.
120c646bba6SJoe Hamman      */
121c646bba6SJoe Hamman     #define SPD_EEPROM_ADDRESS1		0x51		/* DDR DIMM */
122c646bba6SJoe Hamman     #define SPD_EEPROM_ADDRESS2		0x52		/* DDR DIMM */
123c646bba6SJoe Hamman     #define SPD_EEPROM_ADDRESS3		0x53		/* DDR DIMM */
124c646bba6SJoe Hamman     #define SPD_EEPROM_ADDRESS4		0x54		/* DDR DIMM */
125c646bba6SJoe Hamman 
126c646bba6SJoe Hamman #else
127c646bba6SJoe Hamman     /*
128c646bba6SJoe Hamman      * Manually set up DDR1 & DDR2 parameters
129c646bba6SJoe Hamman      */
130c646bba6SJoe Hamman 
131c646bba6SJoe Hamman     #define CFG_SDRAM_SIZE	512		/* DDR is 512MB */
132c646bba6SJoe Hamman 
133c646bba6SJoe Hamman     #define CFG_DDR_CS0_BNDS	0x0000000F
134c646bba6SJoe Hamman     #define CFG_DDR_CS1_BNDS	0x00000000
135c646bba6SJoe Hamman     #define CFG_DDR_CS2_BNDS	0x00000000
136c646bba6SJoe Hamman     #define CFG_DDR_CS3_BNDS	0x00000000
137c646bba6SJoe Hamman     #define CFG_DDR_CS0_CONFIG	0x80010102
138c646bba6SJoe Hamman     #define CFG_DDR_CS1_CONFIG	0x00000000
139c646bba6SJoe Hamman     #define CFG_DDR_CS2_CONFIG	0x00000000
140c646bba6SJoe Hamman     #define CFG_DDR_CS3_CONFIG	0x00000000
14145239cf4SKumar Gala     #define CFG_DDR_TIMING_3 0x00000000
142c646bba6SJoe Hamman     #define CFG_DDR_TIMING_0	0x00220802
143c646bba6SJoe Hamman     #define CFG_DDR_TIMING_1	0x38377322
144c646bba6SJoe Hamman     #define CFG_DDR_TIMING_2	0x002040c7
145c646bba6SJoe Hamman     #define CFG_DDR_CFG_1A	0x43008008
146c646bba6SJoe Hamman     #define CFG_DDR_CFG_2	0x24401000
147c646bba6SJoe Hamman     #define CFG_DDR_MODE_1	0x23c00542
148c646bba6SJoe Hamman     #define CFG_DDR_MODE_2	0x00000000
149c646bba6SJoe Hamman     #define CFG_DDR_MODE_CTL	0x00000000
150c646bba6SJoe Hamman     #define CFG_DDR_INTERVAL	0x05080100
151c646bba6SJoe Hamman     #define CFG_DDR_DATA_INIT	0x00000000
152c646bba6SJoe Hamman     #define CFG_DDR_CLK_CTRL	0x03800000
153c646bba6SJoe Hamman     #define CFG_DDR_CFG_1B	0xC3008008
154c646bba6SJoe Hamman 
155c646bba6SJoe Hamman     #define CFG_DDR2_CS0_BNDS	0x0010001F
156c646bba6SJoe Hamman     #define CFG_DDR2_CS1_BNDS	0x00000000
157c646bba6SJoe Hamman     #define CFG_DDR2_CS2_BNDS	0x00000000
158c646bba6SJoe Hamman     #define CFG_DDR2_CS3_BNDS	0x00000000
159c646bba6SJoe Hamman     #define CFG_DDR2_CS0_CONFIG	0x80010102
160c646bba6SJoe Hamman     #define CFG_DDR2_CS1_CONFIG	0x00000000
161c646bba6SJoe Hamman     #define CFG_DDR2_CS2_CONFIG	0x00000000
162c646bba6SJoe Hamman     #define CFG_DDR2_CS3_CONFIG	0x00000000
163c646bba6SJoe Hamman     #define CFG_DDR2_EXT_REFRESH 0x00000000
164c646bba6SJoe Hamman     #define CFG_DDR2_TIMING_0	0x00220802
165c646bba6SJoe Hamman     #define CFG_DDR2_TIMING_1	0x38377322
166c646bba6SJoe Hamman     #define CFG_DDR2_TIMING_2	0x002040c7
167c646bba6SJoe Hamman     #define CFG_DDR2_CFG_1A	0x43008008
168c646bba6SJoe Hamman     #define CFG_DDR2_CFG_2	0x24401000
169c646bba6SJoe Hamman     #define CFG_DDR2_MODE_1	0x23c00542
170c646bba6SJoe Hamman     #define CFG_DDR2_MODE_2	0x00000000
171c646bba6SJoe Hamman     #define CFG_DDR2_MODE_CTL	0x00000000
172c646bba6SJoe Hamman     #define CFG_DDR2_INTERVAL	0x05080100
173c646bba6SJoe Hamman     #define CFG_DDR2_DATA_INIT	0x00000000
174c646bba6SJoe Hamman     #define CFG_DDR2_CLK_CTRL	0x03800000
175c646bba6SJoe Hamman     #define CFG_DDR2_CFG_1B	0xC3008008
176c646bba6SJoe Hamman 
177c646bba6SJoe Hamman 
178c646bba6SJoe Hamman #endif
179c646bba6SJoe Hamman 
180c646bba6SJoe Hamman /* #define CFG_ID_EEPROM	1
181c646bba6SJoe Hamman #define ID_EEPROM_ADDR 0x57 */
182c646bba6SJoe Hamman 
183c646bba6SJoe Hamman /*
184c646bba6SJoe Hamman  * The SBC8641D contains 16MB flash space at ff000000.
185c646bba6SJoe Hamman  */
186c646bba6SJoe Hamman #define CFG_FLASH_BASE      0xff000000  /* start of FLASH 16M */
187c646bba6SJoe Hamman 
188c646bba6SJoe Hamman /* Flash */
189c646bba6SJoe Hamman #define CFG_BR0_PRELIM		0xff001001	/* port size 16bit */
190c646bba6SJoe Hamman #define CFG_OR0_PRELIM		0xff006e65	/* 16MB Boot Flash area */
191c646bba6SJoe Hamman 
192c646bba6SJoe Hamman /* 64KB EEPROM */
193c646bba6SJoe Hamman #define CFG_BR1_PRELIM		0xf0000801	/* port size 16bit */
194c646bba6SJoe Hamman #define CFG_OR1_PRELIM		0xffff6e65	/* 64K EEPROM area */
195c646bba6SJoe Hamman 
196c646bba6SJoe Hamman /* EPLD - User switches, board id, LEDs */
197c646bba6SJoe Hamman #define CFG_BR2_PRELIM		0xf1000801	/* port size 16bit */
198c646bba6SJoe Hamman #define CFG_OR2_PRELIM		0xfff06e65	/* EPLD (switches, board ID, LEDs) area */
199c646bba6SJoe Hamman 
200c646bba6SJoe Hamman /* Local bus SDRAM 128MB */
201c646bba6SJoe Hamman #define CFG_BR3_PRELIM		0xe0001861	/* port size ?bit */
202c646bba6SJoe Hamman #define CFG_OR3_PRELIM		0xfc006cc0	/* 128MB local bus SDRAM area (1st half) */
203c646bba6SJoe Hamman #define CFG_BR4_PRELIM		0xe4001861	/* port size ?bit */
204c646bba6SJoe Hamman #define CFG_OR4_PRELIM		0xfc006cc0	/* 128MB local bus SDRAM area (2nd half) */
205c646bba6SJoe Hamman 
206c646bba6SJoe Hamman /* Disk on Chip (DOC) 128MB */
207c646bba6SJoe Hamman #define CFG_BR5_PRELIM		0xe8001001	/* port size ?bit */
208c646bba6SJoe Hamman #define CFG_OR5_PRELIM		0xf8006e65	/* 128MB local bus SDRAM area (2nd half) */
209c646bba6SJoe Hamman 
210c646bba6SJoe Hamman /* LCD */
211c646bba6SJoe Hamman #define CFG_BR6_PRELIM		0xf4000801	/* port size ?bit */
212c646bba6SJoe Hamman #define CFG_OR6_PRELIM		0xfff06e65	/* 128MB local bus SDRAM area (2nd half) */
213c646bba6SJoe Hamman 
214c646bba6SJoe Hamman /* Control logic & misc peripherals */
215c646bba6SJoe Hamman #define CFG_BR7_PRELIM		0xf2000801	/* port size ?bit */
216c646bba6SJoe Hamman #define CFG_OR7_PRELIM		0xfff06e65	/* 128MB local bus SDRAM area (2nd half) */
217c646bba6SJoe Hamman 
218c646bba6SJoe Hamman #define CFG_MAX_FLASH_BANKS	1		/* number of banks */
219c646bba6SJoe Hamman #define CFG_MAX_FLASH_SECT	131		/* sectors per device */
220c646bba6SJoe Hamman 
221c646bba6SJoe Hamman #undef	CFG_FLASH_CHECKSUM
222c646bba6SJoe Hamman #define CFG_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
223c646bba6SJoe Hamman #define CFG_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
224c646bba6SJoe Hamman #define CFG_MONITOR_BASE	TEXT_BASE	/* start of monitor */
225c646bba6SJoe Hamman 
226c646bba6SJoe Hamman #define CFG_FLASH_CFI_DRIVER
227c646bba6SJoe Hamman #define CFG_FLASH_CFI
228c646bba6SJoe Hamman #define CFG_WRITE_SWAPPED_DATA
229c646bba6SJoe Hamman #define CFG_FLASH_EMPTY_INFO
230c646bba6SJoe Hamman #define CFG_FLASH_PROTECTION
231c646bba6SJoe Hamman 
232c646bba6SJoe Hamman #undef CONFIG_CLOCKS_IN_MHZ
233c646bba6SJoe Hamman 
234c646bba6SJoe Hamman #define CONFIG_L1_INIT_RAM
235c646bba6SJoe Hamman #define CFG_INIT_RAM_LOCK	1
236c646bba6SJoe Hamman #ifndef CFG_INIT_RAM_LOCK
237c646bba6SJoe Hamman #define CFG_INIT_RAM_ADDR	0x0fd00000	/* Initial RAM address */
238c646bba6SJoe Hamman #else
239c646bba6SJoe Hamman #define CFG_INIT_RAM_ADDR	0xf8400000	/* Initial RAM address */
240c646bba6SJoe Hamman #endif
241c646bba6SJoe Hamman #define CFG_INIT_RAM_END	0x4000		/* End of used area in RAM */
242c646bba6SJoe Hamman 
243c646bba6SJoe Hamman #define CFG_GBL_DATA_SIZE	128		/* num bytes initial data */
244c646bba6SJoe Hamman #define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
245c646bba6SJoe Hamman #define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET
246c646bba6SJoe Hamman 
247c646bba6SJoe Hamman #define CFG_MONITOR_LEN		(256 * 1024)    /* Reserve 256 kB for Mon */
248c646bba6SJoe Hamman #define CFG_MALLOC_LEN		(128 * 1024)    /* Reserved for malloc */
249c646bba6SJoe Hamman 
250c646bba6SJoe Hamman /* Serial Port */
251c646bba6SJoe Hamman #define CONFIG_CONS_INDEX     1
252c646bba6SJoe Hamman #undef	CONFIG_SERIAL_SOFTWARE_FIFO
253c646bba6SJoe Hamman #define CFG_NS16550
254c646bba6SJoe Hamman #define CFG_NS16550_SERIAL
255c646bba6SJoe Hamman #define CFG_NS16550_REG_SIZE    1
256c646bba6SJoe Hamman #define CFG_NS16550_CLK		get_bus_freq(0)
257c646bba6SJoe Hamman 
258c646bba6SJoe Hamman #define CFG_BAUDRATE_TABLE  \
259c646bba6SJoe Hamman 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
260c646bba6SJoe Hamman 
261c646bba6SJoe Hamman #define CFG_NS16550_COM1        (CFG_CCSRBAR+0x4500)
262c646bba6SJoe Hamman #define CFG_NS16550_COM2        (CFG_CCSRBAR+0x4600)
263c646bba6SJoe Hamman 
264c646bba6SJoe Hamman /* Use the HUSH parser */
265c646bba6SJoe Hamman #define CFG_HUSH_PARSER
266c646bba6SJoe Hamman #ifdef  CFG_HUSH_PARSER
267c646bba6SJoe Hamman #define CFG_PROMPT_HUSH_PS2 "> "
268c646bba6SJoe Hamman #endif
269c646bba6SJoe Hamman 
270c646bba6SJoe Hamman /*
271c646bba6SJoe Hamman  * Pass open firmware flat tree to kernel
272c646bba6SJoe Hamman  */
27313f5433fSJon Loeliger #define CONFIG_OF_LIBFDT		1
274c646bba6SJoe Hamman #define CONFIG_OF_BOARD_SETUP		1
27513f5433fSJon Loeliger #define CONFIG_OF_STDOUT_VIA_ALIAS	1
276c646bba6SJoe Hamman 
277c646bba6SJoe Hamman #define CFG_64BIT_VSPRINTF	1
278c646bba6SJoe Hamman #define CFG_64BIT_STRTOUL	1
279c646bba6SJoe Hamman 
280c646bba6SJoe Hamman /*
281c646bba6SJoe Hamman  * I2C
282c646bba6SJoe Hamman  */
283c646bba6SJoe Hamman #define	CONFIG_FSL_I2C		/* Use FSL common I2C driver */
284c646bba6SJoe Hamman #define	CONFIG_HARD_I2C		/* I2C with hardware support*/
285c646bba6SJoe Hamman #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
286c646bba6SJoe Hamman #define CFG_I2C_SPEED		400000	/* I2C speed and slave address */
287c646bba6SJoe Hamman #define CFG_I2C_SLAVE		0x7F
288c646bba6SJoe Hamman #define CFG_I2C_NOPROBES        {0x69}	/* Don't probe these addrs */
289c646bba6SJoe Hamman #define CFG_I2C_OFFSET		0x3100
290c646bba6SJoe Hamman 
291c646bba6SJoe Hamman /*
292c646bba6SJoe Hamman  * RapidIO MMU
293c646bba6SJoe Hamman  */
294c646bba6SJoe Hamman #define CFG_RIO_MEM_BASE	0xc0000000	/* base address */
295c646bba6SJoe Hamman #define CFG_RIO_MEM_PHYS	CFG_RIO_MEM_BASE
296c646bba6SJoe Hamman #define CFG_RIO_MEM_SIZE	0x20000000	/* 128M */
297c646bba6SJoe Hamman 
298c646bba6SJoe Hamman /*
299c646bba6SJoe Hamman  * General PCI
300c646bba6SJoe Hamman  * Addresses are mapped 1-1.
301c646bba6SJoe Hamman  */
302c646bba6SJoe Hamman #define CFG_PCI1_MEM_BASE	0x80000000
303c646bba6SJoe Hamman #define CFG_PCI1_MEM_PHYS	CFG_PCI1_MEM_BASE
304c646bba6SJoe Hamman #define CFG_PCI1_MEM_SIZE	0x20000000	/* 512M */
305c646bba6SJoe Hamman #define CFG_PCI1_IO_BASE	0xe2000000
306c646bba6SJoe Hamman #define CFG_PCI1_IO_PHYS	CFG_PCI1_IO_BASE
307c646bba6SJoe Hamman #define CFG_PCI1_IO_SIZE	0x1000000	/* 16M */
308c646bba6SJoe Hamman 
309c646bba6SJoe Hamman /* PCI view of System Memory */
310c646bba6SJoe Hamman #define CFG_PCI_MEMORY_BUS      0x00000000
311c646bba6SJoe Hamman #define CFG_PCI_MEMORY_PHYS     0x00000000
312c646bba6SJoe Hamman #define CFG_PCI_MEMORY_SIZE     0x80000000
313c646bba6SJoe Hamman 
314c646bba6SJoe Hamman #define CFG_PCI2_MEM_BASE	0xa0000000
315c646bba6SJoe Hamman #define CFG_PCI2_MEM_PHYS	CFG_PCI2_MEM_BASE
316c646bba6SJoe Hamman #define CFG_PCI2_MEM_SIZE	0x10000000	/* 256M */
317c646bba6SJoe Hamman #define CFG_PCI2_IO_BASE	0xe3000000
318c646bba6SJoe Hamman #define CFG_PCI2_IO_PHYS	CFG_PCI2_IO_BASE
319c646bba6SJoe Hamman #define CFG_PCI2_IO_SIZE	0x1000000	/* 16M */
320c646bba6SJoe Hamman 
321c646bba6SJoe Hamman #if defined(CONFIG_PCI)
322c646bba6SJoe Hamman 
323c646bba6SJoe Hamman #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
324c646bba6SJoe Hamman 
325c646bba6SJoe Hamman #undef CFG_SCSI_SCAN_BUS_REVERSE
326c646bba6SJoe Hamman 
327c646bba6SJoe Hamman #define CONFIG_NET_MULTI
328c646bba6SJoe Hamman #define CONFIG_PCI_PNP			/* do pci plug-and-play */
329c646bba6SJoe Hamman 
330c646bba6SJoe Hamman #undef CONFIG_EEPRO100
331c646bba6SJoe Hamman #undef CONFIG_TULIP
332c646bba6SJoe Hamman 
333c646bba6SJoe Hamman #if !defined(CONFIG_PCI_PNP)
334c646bba6SJoe Hamman     #define PCI_ENET0_IOADDR	0xe0000000
335c646bba6SJoe Hamman     #define PCI_ENET0_MEMADDR	0xe0000000
336c646bba6SJoe Hamman     #define PCI_IDSEL_NUMBER	0x0c	/* slot0->3(IDSEL)=12->15 */
337c646bba6SJoe Hamman #endif
338c646bba6SJoe Hamman 
339c646bba6SJoe Hamman #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
340c646bba6SJoe Hamman 
341c646bba6SJoe Hamman #define CONFIG_DOS_PARTITION
342c646bba6SJoe Hamman #undef CONFIG_SCSI_AHCI
343c646bba6SJoe Hamman 
344c646bba6SJoe Hamman #ifdef CONFIG_SCSI_AHCI
345c646bba6SJoe Hamman #define CONFIG_SATA_ULI5288
346c646bba6SJoe Hamman #define CFG_SCSI_MAX_SCSI_ID	4
347c646bba6SJoe Hamman #define CFG_SCSI_MAX_LUN	1
348c646bba6SJoe Hamman #define CFG_SCSI_MAX_DEVICE	(CFG_SCSI_MAX_SCSI_ID * CFG_SCSI_MAX_LUN)
349c646bba6SJoe Hamman #define CFG_SCSI_MAXDEVICE	CFG_SCSI_MAX_DEVICE
350c646bba6SJoe Hamman #endif
351c646bba6SJoe Hamman 
352c646bba6SJoe Hamman #endif	/* CONFIG_PCI */
353c646bba6SJoe Hamman 
354c646bba6SJoe Hamman #if defined(CONFIG_TSEC_ENET)
355c646bba6SJoe Hamman 
356c646bba6SJoe Hamman #ifndef CONFIG_NET_MULTI
357c646bba6SJoe Hamman #define CONFIG_NET_MULTI	1
358c646bba6SJoe Hamman #endif
359c646bba6SJoe Hamman 
360c646bba6SJoe Hamman /* #define CONFIG_MII		1 */	/* MII PHY management */
361c646bba6SJoe Hamman 
362c646bba6SJoe Hamman #define CONFIG_TSEC1    1
363c646bba6SJoe Hamman #define CONFIG_TSEC1_NAME       "eTSEC1"
364c646bba6SJoe Hamman #define CONFIG_TSEC2    1
365c646bba6SJoe Hamman #define CONFIG_TSEC2_NAME       "eTSEC2"
366c646bba6SJoe Hamman #define CONFIG_TSEC3    1
367c646bba6SJoe Hamman #define CONFIG_TSEC3_NAME       "eTSEC3"
368c646bba6SJoe Hamman #define CONFIG_TSEC4    1
369c646bba6SJoe Hamman #define CONFIG_TSEC4_NAME       "eTSEC4"
370c646bba6SJoe Hamman 
371c646bba6SJoe Hamman #define TSEC1_PHY_ADDR		0x1F
372c646bba6SJoe Hamman #define TSEC2_PHY_ADDR		0x00
373c646bba6SJoe Hamman #define TSEC3_PHY_ADDR		0x01
374c646bba6SJoe Hamman #define TSEC4_PHY_ADDR		0x02
375c646bba6SJoe Hamman #define TSEC1_PHYIDX		0
376c646bba6SJoe Hamman #define TSEC2_PHYIDX		0
377c646bba6SJoe Hamman #define TSEC3_PHYIDX		0
378c646bba6SJoe Hamman #define TSEC4_PHYIDX		0
3793a79013eSAndy Fleming #define TSEC1_FLAGS		TSEC_GIGABIT
3803a79013eSAndy Fleming #define TSEC2_FLAGS		TSEC_GIGABIT
3813a79013eSAndy Fleming #define TSEC3_FLAGS		TSEC_GIGABIT
3823a79013eSAndy Fleming #define TSEC4_FLAGS		TSEC_GIGABIT
383c646bba6SJoe Hamman 
384c646bba6SJoe Hamman #define CFG_TBIPA_VALUE	0x1e	/* Set TBI address not to conflict with TSEC1_PHY_ADDR */
385c646bba6SJoe Hamman 
386c646bba6SJoe Hamman #define CONFIG_ETHPRIME		"eTSEC1"
387c646bba6SJoe Hamman 
388c646bba6SJoe Hamman #endif	/* CONFIG_TSEC_ENET */
389c646bba6SJoe Hamman 
390c646bba6SJoe Hamman /*
391c646bba6SJoe Hamman  * BAT0         2G     Cacheable, non-guarded
392c646bba6SJoe Hamman  * 0x0000_0000  2G     DDR
393c646bba6SJoe Hamman  */
394c646bba6SJoe Hamman #define CFG_DBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
395c646bba6SJoe Hamman #define CFG_DBAT0U	(BATU_BL_2G | BATU_VS | BATU_VP)
396c646bba6SJoe Hamman #define CFG_IBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE )
397c646bba6SJoe Hamman #define CFG_IBAT0U	CFG_DBAT0U
398c646bba6SJoe Hamman 
399c646bba6SJoe Hamman /*
400c646bba6SJoe Hamman  * BAT1         1G     Cache-inhibited, guarded
401c646bba6SJoe Hamman  * 0x8000_0000  512M   PCI-Express 1 Memory
402c646bba6SJoe Hamman  * 0xa000_0000  512M   PCI-Express 2 Memory
403c646bba6SJoe Hamman  *	Changed it for operating from 0xd0000000
404c646bba6SJoe Hamman  */
405c646bba6SJoe Hamman #define CFG_DBAT1L	( CFG_PCI1_MEM_BASE | BATL_PP_RW \
406c646bba6SJoe Hamman 			| BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
407c646bba6SJoe Hamman #define CFG_DBAT1U	(CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
408c646bba6SJoe Hamman #define CFG_IBAT1L	(CFG_PCI1_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
409c646bba6SJoe Hamman #define CFG_IBAT1U	CFG_DBAT1U
410c646bba6SJoe Hamman 
411c646bba6SJoe Hamman /*
412c646bba6SJoe Hamman  * BAT2         512M   Cache-inhibited, guarded
413c646bba6SJoe Hamman  * 0xc000_0000  512M   RapidIO Memory
414c646bba6SJoe Hamman  */
415c646bba6SJoe Hamman #define CFG_DBAT2L	(CFG_RIO_MEM_BASE | BATL_PP_RW \
416c646bba6SJoe Hamman 			| BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
417c646bba6SJoe Hamman #define CFG_DBAT2U	(CFG_RIO_MEM_BASE | BATU_BL_512M | BATU_VS | BATU_VP)
418c646bba6SJoe Hamman #define CFG_IBAT2L	(CFG_RIO_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
419c646bba6SJoe Hamman #define CFG_IBAT2U	CFG_DBAT2U
420c646bba6SJoe Hamman 
421c646bba6SJoe Hamman /*
422c646bba6SJoe Hamman  * BAT3         4M     Cache-inhibited, guarded
423c646bba6SJoe Hamman  * 0xf800_0000  4M     CCSR
424c646bba6SJoe Hamman  */
425c646bba6SJoe Hamman #define CFG_DBAT3L	( CFG_CCSRBAR | BATL_PP_RW \
426c646bba6SJoe Hamman 			| BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
427c646bba6SJoe Hamman #define CFG_DBAT3U	(CFG_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP)
428c646bba6SJoe Hamman #define CFG_IBAT3L	(CFG_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
429c646bba6SJoe Hamman #define CFG_IBAT3U	CFG_DBAT3U
430c646bba6SJoe Hamman 
431c646bba6SJoe Hamman /*
432c646bba6SJoe Hamman  * BAT4         32M    Cache-inhibited, guarded
433c646bba6SJoe Hamman  * 0xe200_0000  16M    PCI-Express 1 I/O
434c646bba6SJoe Hamman  * 0xe300_0000  16M    PCI-Express 2 I/0
435c646bba6SJoe Hamman  *    Note that this is at 0xe0000000
436c646bba6SJoe Hamman  */
437c646bba6SJoe Hamman #define CFG_DBAT4L	( CFG_PCI1_IO_BASE | BATL_PP_RW \
438c646bba6SJoe Hamman 			| BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
439c646bba6SJoe Hamman #define CFG_DBAT4U	(CFG_PCI1_IO_BASE | BATU_BL_32M | BATU_VS | BATU_VP)
440c646bba6SJoe Hamman #define CFG_IBAT4L	(CFG_PCI1_IO_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
441c646bba6SJoe Hamman #define CFG_IBAT4U	CFG_DBAT4U
442c646bba6SJoe Hamman 
443c646bba6SJoe Hamman /*
444c646bba6SJoe Hamman  * BAT5         128K   Cacheable, non-guarded
445c646bba6SJoe Hamman  * 0xe401_0000  128K   Init RAM for stack in the CPU DCache (no backing memory)
446c646bba6SJoe Hamman  */
447c646bba6SJoe Hamman #define CFG_DBAT5L	(CFG_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
448c646bba6SJoe Hamman #define CFG_DBAT5U	(CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
449c646bba6SJoe Hamman #define CFG_IBAT5L	CFG_DBAT5L
450c646bba6SJoe Hamman #define CFG_IBAT5U	CFG_DBAT5U
451c646bba6SJoe Hamman 
452c646bba6SJoe Hamman /*
453c646bba6SJoe Hamman  * BAT6         32M    Cache-inhibited, guarded
454c646bba6SJoe Hamman  * 0xfe00_0000  32M    FLASH
455c646bba6SJoe Hamman  */
456c646bba6SJoe Hamman #define CFG_DBAT6L	((CFG_FLASH_BASE & 0xfe000000) | BATL_PP_RW \
457c646bba6SJoe Hamman 			| BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
458c646bba6SJoe Hamman #define CFG_DBAT6U	((CFG_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP)
459c646bba6SJoe Hamman #define CFG_IBAT6L	((CFG_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE)
460c646bba6SJoe Hamman #define CFG_IBAT6U	CFG_DBAT6U
461c646bba6SJoe Hamman 
462c646bba6SJoe Hamman #define CFG_DBAT7L	0x00000000
463c646bba6SJoe Hamman #define CFG_DBAT7U	0x00000000
464c646bba6SJoe Hamman #define CFG_IBAT7L	0x00000000
465c646bba6SJoe Hamman #define CFG_IBAT7U	0x00000000
466c646bba6SJoe Hamman 
467c646bba6SJoe Hamman /*
468c646bba6SJoe Hamman  * Environment
469c646bba6SJoe Hamman  */
470c646bba6SJoe Hamman #define CFG_ENV_IS_IN_FLASH	1
471c646bba6SJoe Hamman #define CFG_ENV_ADDR		(CFG_MONITOR_BASE + 0x40000)
472c646bba6SJoe Hamman #define CFG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
473c646bba6SJoe Hamman #define CFG_ENV_SIZE		0x2000
474c646bba6SJoe Hamman 
475c646bba6SJoe Hamman #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
476c646bba6SJoe Hamman #define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
477c646bba6SJoe Hamman 
478c646bba6SJoe Hamman #include <config_cmd_default.h>
479c646bba6SJoe Hamman     #define CONFIG_CMD_PING
480c646bba6SJoe Hamman     #define CONFIG_CMD_I2C
4814f93f8b1SBecky Bruce     #define CONFIG_CMD_REGINFO
482c646bba6SJoe Hamman 
483c646bba6SJoe Hamman #if defined(CONFIG_PCI)
484c646bba6SJoe Hamman     #define CONFIG_CMD_PCI
485c646bba6SJoe Hamman #endif
486c646bba6SJoe Hamman 
487c646bba6SJoe Hamman #undef CONFIG_WATCHDOG			/* watchdog disabled */
488c646bba6SJoe Hamman 
489c646bba6SJoe Hamman /*
490c646bba6SJoe Hamman  * Miscellaneous configurable options
491c646bba6SJoe Hamman  */
492c646bba6SJoe Hamman #define CFG_LONGHELP			/* undef to save memory	*/
493c646bba6SJoe Hamman #define CFG_LOAD_ADDR	0x2000000	/* default load address */
494c646bba6SJoe Hamman #define CFG_PROMPT	"=> "		/* Monitor Command Prompt */
495c646bba6SJoe Hamman 
49630b52df9SJon Loeliger #if defined(CONFIG_CMD_KGDB)
497c646bba6SJoe Hamman     #define CFG_CBSIZE	1024		/* Console I/O Buffer Size */
498c646bba6SJoe Hamman #else
499c646bba6SJoe Hamman     #define CFG_CBSIZE	256		/* Console I/O Buffer Size */
500c646bba6SJoe Hamman #endif
501c646bba6SJoe Hamman 
502c646bba6SJoe Hamman #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
503c646bba6SJoe Hamman #define CFG_MAXARGS	16		/* max number of command args */
504c646bba6SJoe Hamman #define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size */
505c646bba6SJoe Hamman #define CFG_HZ		1000		/* decrementer freq: 1ms ticks */
506c646bba6SJoe Hamman 
507c646bba6SJoe Hamman /*
508c646bba6SJoe Hamman  * For booting Linux, the board info and command line data
509c646bba6SJoe Hamman  * have to be in the first 8 MB of memory, since this is
510c646bba6SJoe Hamman  * the maximum mapped by the Linux kernel during initialization.
511c646bba6SJoe Hamman  */
512c646bba6SJoe Hamman #define CFG_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
513c646bba6SJoe Hamman 
514c646bba6SJoe Hamman /* Cache Configuration */
515c646bba6SJoe Hamman #define CFG_DCACHE_SIZE		32768
516c646bba6SJoe Hamman #define CFG_CACHELINE_SIZE	32
51730b52df9SJon Loeliger #if defined(CONFIG_CMD_KGDB)
518c646bba6SJoe Hamman #define CFG_CACHELINE_SHIFT	5	/*log base 2 of the above value*/
519c646bba6SJoe Hamman #endif
520c646bba6SJoe Hamman 
521c646bba6SJoe Hamman /*
522c646bba6SJoe Hamman  * Internal Definitions
523c646bba6SJoe Hamman  *
524c646bba6SJoe Hamman  * Boot Flags
525c646bba6SJoe Hamman  */
526c646bba6SJoe Hamman #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
527c646bba6SJoe Hamman #define BOOTFLAG_WARM	0x02		/* Software reboot */
528c646bba6SJoe Hamman 
52930b52df9SJon Loeliger #if defined(CONFIG_CMD_KGDB)
530c646bba6SJoe Hamman #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
531c646bba6SJoe Hamman #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
532c646bba6SJoe Hamman #endif
533c646bba6SJoe Hamman 
534c646bba6SJoe Hamman /*
535c646bba6SJoe Hamman  * Environment Configuration
536c646bba6SJoe Hamman  */
537c646bba6SJoe Hamman 
538c646bba6SJoe Hamman /* The mac addresses for all ethernet interface */
539c646bba6SJoe Hamman #if defined(CONFIG_TSEC_ENET)
540c646bba6SJoe Hamman #define CONFIG_ETHADDR   02:E0:0C:00:00:01
541c646bba6SJoe Hamman #define CONFIG_ETH1ADDR  02:E0:0C:00:01:FD
542c646bba6SJoe Hamman #define CONFIG_ETH2ADDR  02:E0:0C:00:02:FD
543c646bba6SJoe Hamman #define CONFIG_ETH3ADDR  02:E0:0C:00:03:FD
544c646bba6SJoe Hamman #endif
545c646bba6SJoe Hamman 
54610327dc5SAndy Fleming #define CONFIG_HAS_ETH0		1
547c646bba6SJoe Hamman #define CONFIG_HAS_ETH1		1
548c646bba6SJoe Hamman #define CONFIG_HAS_ETH2		1
549c646bba6SJoe Hamman #define CONFIG_HAS_ETH3		1
550c646bba6SJoe Hamman 
551c646bba6SJoe Hamman #define CONFIG_IPADDR		192.168.0.50
552c646bba6SJoe Hamman 
553c646bba6SJoe Hamman #define CONFIG_HOSTNAME		sbc8641d
554c646bba6SJoe Hamman #define CONFIG_ROOTPATH		/opt/eldk/ppc_74xx
555c646bba6SJoe Hamman #define CONFIG_BOOTFILE		uImage
556c646bba6SJoe Hamman 
557c646bba6SJoe Hamman #define CONFIG_SERVERIP		192.168.0.2
558c646bba6SJoe Hamman #define CONFIG_GATEWAYIP	192.168.0.1
559c646bba6SJoe Hamman #define CONFIG_NETMASK		255.255.255.0
560c646bba6SJoe Hamman 
561c646bba6SJoe Hamman /* default location for tftp and bootm */
562c646bba6SJoe Hamman #define CONFIG_LOADADDR		1000000
563c646bba6SJoe Hamman 
564c646bba6SJoe Hamman #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
565c646bba6SJoe Hamman #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
566c646bba6SJoe Hamman 
567c646bba6SJoe Hamman #define CONFIG_BAUDRATE	115200
568c646bba6SJoe Hamman 
569c646bba6SJoe Hamman #define	CONFIG_EXTRA_ENV_SETTINGS					\
570c646bba6SJoe Hamman    "netdev=eth0\0"							\
571c646bba6SJoe Hamman    "consoledev=ttyS0\0"							\
572c646bba6SJoe Hamman    "ramdiskaddr=2000000\0"						\
573c646bba6SJoe Hamman    "ramdiskfile=uRamdisk\0"						\
574c646bba6SJoe Hamman    "dtbaddr=400000\0"							\
575c646bba6SJoe Hamman    "dtbfile=sbc8641d.dtb\0"						\
576c646bba6SJoe Hamman    "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0"	\
577c646bba6SJoe Hamman    "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0"	\
578c646bba6SJoe Hamman    "maxcpus=1"
579c646bba6SJoe Hamman 
580c646bba6SJoe Hamman #define CONFIG_NFSBOOTCOMMAND						\
581c646bba6SJoe Hamman    "setenv bootargs root=/dev/nfs rw "					\
582c646bba6SJoe Hamman       "nfsroot=$serverip:$rootpath "					\
583c646bba6SJoe Hamman       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "	\
584c646bba6SJoe Hamman       "console=$consoledev,$baudrate $othbootargs;"			\
585c646bba6SJoe Hamman    "tftp $loadaddr $bootfile;"						\
586c646bba6SJoe Hamman    "tftp $dtbaddr $dtbfile;"						\
587c646bba6SJoe Hamman    "bootm $loadaddr - $dtbaddr"
588c646bba6SJoe Hamman 
589c646bba6SJoe Hamman #define CONFIG_RAMBOOTCOMMAND						\
590c646bba6SJoe Hamman    "setenv bootargs root=/dev/ram rw "					\
591c646bba6SJoe Hamman       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "	\
592c646bba6SJoe Hamman       "console=$consoledev,$baudrate $othbootargs;"			\
593c646bba6SJoe Hamman    "tftp $ramdiskaddr $ramdiskfile;"					\
594c646bba6SJoe Hamman    "tftp $loadaddr $bootfile;"						\
595c646bba6SJoe Hamman    "tftp $dtbaddr $dtbfile;"						\
596c646bba6SJoe Hamman    "bootm $loadaddr $ramdiskaddr $dtbaddr"
597c646bba6SJoe Hamman 
598c646bba6SJoe Hamman #define CONFIG_FLASHBOOTCOMMAND						\
599c646bba6SJoe Hamman    "setenv bootargs root=/dev/ram rw "					\
600c646bba6SJoe Hamman       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "	\
601c646bba6SJoe Hamman       "console=$consoledev,$baudrate $othbootargs;"			\
602c646bba6SJoe Hamman    "bootm ffd00000 ffb00000 ffa00000"
603c646bba6SJoe Hamman 
604c646bba6SJoe Hamman #define CONFIG_BOOTCOMMAND  CONFIG_FLASHBOOTCOMMAND
605c646bba6SJoe Hamman 
606c646bba6SJoe Hamman #endif	/* __CONFIG_H */
607