1c646bba6SJoe Hamman /* 2c646bba6SJoe Hamman * Copyright 2007 Wind River Systems <www.windriver.com> 3c646bba6SJoe Hamman * Copyright 2007 Embedded Specialties, Inc. 4c646bba6SJoe Hamman * Joe Hamman <joe.hamman@embeddedspecialties.com> 5c646bba6SJoe Hamman * 6c646bba6SJoe Hamman * Copyright 2006 Freescale Semiconductor. 7c646bba6SJoe Hamman * 8c646bba6SJoe Hamman * Srikanth Srinivasan (srikanth.srinivasan@freescale.com) 9c646bba6SJoe Hamman * 10c646bba6SJoe Hamman * See file CREDITS for list of people who contributed to this 11c646bba6SJoe Hamman * project. 12c646bba6SJoe Hamman * 13c646bba6SJoe Hamman * This program is free software; you can redistribute it and/or 14c646bba6SJoe Hamman * modify it under the terms of the GNU General Public License as 15c646bba6SJoe Hamman * published by the Free Software Foundation; either version 2 of 16c646bba6SJoe Hamman * the License, or (at your option) any later version. 17c646bba6SJoe Hamman * 18c646bba6SJoe Hamman * This program is distributed in the hope that it will be useful, 19c646bba6SJoe Hamman * but WITHOUT ANY WARRANTY; without even the implied warranty of 20c646bba6SJoe Hamman * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 21c646bba6SJoe Hamman * GNU General Public License for more details. 22c646bba6SJoe Hamman * 23c646bba6SJoe Hamman * You should have received a copy of the GNU General Public License 24c646bba6SJoe Hamman * along with this program; if not, write to the Free Software 25c646bba6SJoe Hamman * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 26c646bba6SJoe Hamman * MA 02111-1307 USA 27c646bba6SJoe Hamman */ 28c646bba6SJoe Hamman 29c646bba6SJoe Hamman /* 30c646bba6SJoe Hamman * SBC8641D board configuration file 31c646bba6SJoe Hamman * 32c646bba6SJoe Hamman * Make sure you change the MAC address and other network params first, 33c646bba6SJoe Hamman * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file. 34c646bba6SJoe Hamman */ 35c646bba6SJoe Hamman 36c646bba6SJoe Hamman #ifndef __CONFIG_H 37c646bba6SJoe Hamman #define __CONFIG_H 38c646bba6SJoe Hamman 39c646bba6SJoe Hamman /* High Level Configuration Options */ 40c646bba6SJoe Hamman #define CONFIG_MPC86xx 1 /* MPC86xx */ 41c646bba6SJoe Hamman #define CONFIG_MPC8641 1 /* MPC8641 specific */ 42c646bba6SJoe Hamman #define CONFIG_SBC8641D 1 /* SBC8641D board specific */ 43c646bba6SJoe Hamman #define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */ 44c646bba6SJoe Hamman #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ 45c646bba6SJoe Hamman 46c646bba6SJoe Hamman #ifdef RUN_DIAG 476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DIAG_ADDR 0xff800000 48c646bba6SJoe Hamman #endif 49c646bba6SJoe Hamman 506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RESET_ADDRESS 0xfff00100 51c646bba6SJoe Hamman 52*1266df88SBecky Bruce /* 53*1266df88SBecky Bruce * virtual address to be used for temporary mappings. There 54*1266df88SBecky Bruce * should be 128k free at this VA. 55*1266df88SBecky Bruce */ 56*1266df88SBecky Bruce #define CONFIG_SYS_SCRATCH_VA 0xe8000000 57*1266df88SBecky Bruce 58cca34967SJoe Hamman #define CONFIG_PCI 1 /* Enable PCIE */ 59cca34967SJoe Hamman #define CONFIG_PCI1 1 /* PCIE controler 1 (slot 1) */ 60cca34967SJoe Hamman #define CONFIG_PCI2 1 /* PCIE controler 2 (slot 2) */ 61cca34967SJoe Hamman #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 62713d8186SBecky Bruce #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 63c646bba6SJoe Hamman 64c646bba6SJoe Hamman #define CONFIG_TSEC_ENET /* tsec ethernet support */ 65c646bba6SJoe Hamman #define CONFIG_ENV_OVERWRITE 66c646bba6SJoe Hamman 6723f935c0SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */ 6823f935c0SBecky Bruce 69c646bba6SJoe Hamman #undef CONFIG_SPD_EEPROM /* Do not use SPD EEPROM for DDR setup*/ 70c646bba6SJoe Hamman #undef CONFIG_DDR_ECC /* only for ECC DDR module */ 71c646bba6SJoe Hamman #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 72c646bba6SJoe Hamman #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 73c646bba6SJoe Hamman #define CONFIG_NUM_DDR_CONTROLLERS 2 74c646bba6SJoe Hamman #define CACHE_LINE_INTERLEAVING 0x20000000 75c646bba6SJoe Hamman #define PAGE_INTERLEAVING 0x21000000 76c646bba6SJoe Hamman #define BANK_INTERLEAVING 0x22000000 77c646bba6SJoe Hamman #define SUPER_BANK_INTERLEAVING 0x23000000 78c646bba6SJoe Hamman 79c646bba6SJoe Hamman 80c646bba6SJoe Hamman #define CONFIG_ALTIVEC 1 81c646bba6SJoe Hamman 82c646bba6SJoe Hamman /* 83c646bba6SJoe Hamman * L2CR setup -- make sure this is right for your board! 84c646bba6SJoe Hamman */ 856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_L2 86c646bba6SJoe Hamman #define L2_INIT 0 87c646bba6SJoe Hamman #define L2_ENABLE (L2CR_L2E) 88c646bba6SJoe Hamman 89c646bba6SJoe Hamman #ifndef CONFIG_SYS_CLK_FREQ 90c646bba6SJoe Hamman #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) 91c646bba6SJoe Hamman #endif 92c646bba6SJoe Hamman 93c646bba6SJoe Hamman #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 94c646bba6SJoe Hamman 956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ 976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 98c646bba6SJoe Hamman 99c646bba6SJoe Hamman /* 100c646bba6SJoe Hamman * Base addresses -- Note these are effective addresses where the 101c646bba6SJoe Hamman * actual resources get mapped (not physical addresses) 102c646bba6SJoe Hamman */ 1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR 0xf8000000 /* relocated CCSRBAR */ 1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 106c646bba6SJoe Hamman 1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000) 1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_ADDR (CONFIG_SYS_CCSRBAR+0x9000) 109cca34967SJoe Hamman 110c646bba6SJoe Hamman /* 111c646bba6SJoe Hamman * DDR Setup 112c646bba6SJoe Hamman */ 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */ 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE2 0x10000000 /* DDR bank 2 */ 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE2 CONFIG_SYS_DDR_SDRAM_BASE2 117*1266df88SBecky Bruce #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */ 118c646bba6SJoe Hamman #define CONFIG_VERY_BIG_RAM 119c646bba6SJoe Hamman 120c646bba6SJoe Hamman #define MPC86xx_DDR_SDRAM_CLK_CNTL 121c646bba6SJoe Hamman 1229bd4e591SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS 2 1239bd4e591SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 2 1249bd4e591SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 1259bd4e591SKumar Gala 126c646bba6SJoe Hamman #if defined(CONFIG_SPD_EEPROM) 127c646bba6SJoe Hamman /* 128c646bba6SJoe Hamman * Determine DDR configuration from I2C interface. 129c646bba6SJoe Hamman */ 130c646bba6SJoe Hamman #define SPD_EEPROM_ADDRESS1 0x51 /* DDR DIMM */ 131c646bba6SJoe Hamman #define SPD_EEPROM_ADDRESS2 0x52 /* DDR DIMM */ 132c646bba6SJoe Hamman #define SPD_EEPROM_ADDRESS3 0x53 /* DDR DIMM */ 133c646bba6SJoe Hamman #define SPD_EEPROM_ADDRESS4 0x54 /* DDR DIMM */ 134c646bba6SJoe Hamman 135c646bba6SJoe Hamman #else 136c646bba6SJoe Hamman /* 137c646bba6SJoe Hamman * Manually set up DDR1 & DDR2 parameters 138c646bba6SJoe Hamman */ 139c646bba6SJoe Hamman 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */ 141c646bba6SJoe Hamman 1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F 1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS1_BNDS 0x00000000 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_BNDS 0x00000000 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS3_BNDS 0x00000000 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS1_CONFIG 0x00000000 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_CONFIG 0x00000000 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS3_CONFIG 0x00000000 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00220802 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x38377322 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x002040c7 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CFG_1A 0x43008008 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CFG_2 0x24401000 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1 0x23c00542 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2 0x00000000 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_CTL 0x00000000 1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x05080100 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT 0x00000000 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CFG_1B 0xC3008008 163c646bba6SJoe Hamman 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS0_BNDS 0x0010001F 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS1_BNDS 0x00000000 1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS2_BNDS 0x00000000 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS3_BNDS 0x00000000 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS0_CONFIG 0x80010102 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS1_CONFIG 0x00000000 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS2_CONFIG 0x00000000 1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS3_CONFIG 0x00000000 1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_EXT_REFRESH 0x00000000 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_TIMING_0 0x00220802 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_TIMING_1 0x38377322 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_TIMING_2 0x002040c7 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CFG_1A 0x43008008 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CFG_2 0x24401000 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_MODE_1 0x23c00542 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_MODE_2 0x00000000 1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_MODE_CTL 0x00000000 1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_INTERVAL 0x05080100 1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_DATA_INIT 0x00000000 1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CLK_CTRL 0x03800000 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CFG_1B 0xC3008008 185c646bba6SJoe Hamman 186c646bba6SJoe Hamman 187c646bba6SJoe Hamman #endif 188c646bba6SJoe Hamman 18932628c50SJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_ID_EEPROM 1 190c646bba6SJoe Hamman #define ID_EEPROM_ADDR 0x57 */ 191c646bba6SJoe Hamman 192c646bba6SJoe Hamman /* 193c646bba6SJoe Hamman * The SBC8641D contains 16MB flash space at ff000000. 194c646bba6SJoe Hamman */ 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */ 196c646bba6SJoe Hamman 197c646bba6SJoe Hamman /* Flash */ 1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xff001001 /* port size 16bit */ 1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff006e65 /* 16MB Boot Flash area */ 200c646bba6SJoe Hamman 201c646bba6SJoe Hamman /* 64KB EEPROM */ 2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0xf0000801 /* port size 16bit */ 2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xffff6e65 /* 64K EEPROM area */ 204c646bba6SJoe Hamman 205c646bba6SJoe Hamman /* EPLD - User switches, board id, LEDs */ 2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf1000801 /* port size 16bit */ 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfff06e65 /* EPLD (switches, board ID, LEDs) area */ 208c646bba6SJoe Hamman 209c646bba6SJoe Hamman /* Local bus SDRAM 128MB */ 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0xe0001861 /* port size ?bit */ 2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (1st half) */ 2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR4_PRELIM 0xe4001861 /* port size ?bit */ 2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR4_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (2nd half) */ 214c646bba6SJoe Hamman 215c646bba6SJoe Hamman /* Disk on Chip (DOC) 128MB */ 2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR5_PRELIM 0xe8001001 /* port size ?bit */ 2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR5_PRELIM 0xf8006e65 /* 128MB local bus SDRAM area (2nd half) */ 218c646bba6SJoe Hamman 219c646bba6SJoe Hamman /* LCD */ 2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR6_PRELIM 0xf4000801 /* port size ?bit */ 2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR6_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */ 222c646bba6SJoe Hamman 223c646bba6SJoe Hamman /* Control logic & misc peripherals */ 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR7_PRELIM 0xf2000801 /* port size ?bit */ 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR7_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */ 226c646bba6SJoe Hamman 2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 131 /* sectors per device */ 229c646bba6SJoe Hamman 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 234c646bba6SJoe Hamman 23500b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_WRITE_SWAPPED_DATA 2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 240c646bba6SJoe Hamman 241c646bba6SJoe Hamman #undef CONFIG_CLOCKS_IN_MHZ 242c646bba6SJoe Hamman 243c646bba6SJoe Hamman #define CONFIG_L1_INIT_RAM 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_INIT_RAM_LOCK 2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */ 247c646bba6SJoe Hamman #else 2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */ 249c646bba6SJoe Hamman #endif 2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */ 251c646bba6SJoe Hamman 2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ 2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 255c646bba6SJoe Hamman 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 258c646bba6SJoe Hamman 259c646bba6SJoe Hamman /* Serial Port */ 260c646bba6SJoe Hamman #define CONFIG_CONS_INDEX 1 261c646bba6SJoe Hamman #undef CONFIG_SERIAL_SOFTWARE_FIFO 2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 266c646bba6SJoe Hamman 2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 268c646bba6SJoe Hamman {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 269c646bba6SJoe Hamman 2706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 272c646bba6SJoe Hamman 273c646bba6SJoe Hamman /* Use the HUSH parser */ 2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 277c646bba6SJoe Hamman #endif 278c646bba6SJoe Hamman 279c646bba6SJoe Hamman /* 280c646bba6SJoe Hamman * Pass open firmware flat tree to kernel 281c646bba6SJoe Hamman */ 28213f5433fSJon Loeliger #define CONFIG_OF_LIBFDT 1 283c646bba6SJoe Hamman #define CONFIG_OF_BOARD_SETUP 1 28413f5433fSJon Loeliger #define CONFIG_OF_STDOUT_VIA_ALIAS 1 285c646bba6SJoe Hamman 2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_VSPRINTF 1 2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_STRTOUL 1 288c646bba6SJoe Hamman 289c646bba6SJoe Hamman /* 290c646bba6SJoe Hamman * I2C 291c646bba6SJoe Hamman */ 292c646bba6SJoe Hamman #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 293c646bba6SJoe Hamman #define CONFIG_HARD_I2C /* I2C with hardware support*/ 294c646bba6SJoe Hamman #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 2986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3100 299c646bba6SJoe Hamman 300c646bba6SJoe Hamman /* 301c646bba6SJoe Hamman * RapidIO MMU 302c646bba6SJoe Hamman */ 3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_BASE 0xc0000000 /* base address */ 3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE 3056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */ 306c646bba6SJoe Hamman 307c646bba6SJoe Hamman /* 308c646bba6SJoe Hamman * General PCI 309c646bba6SJoe Hamman * Addresses are mapped 1-1. 310c646bba6SJoe Hamman */ 3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0xe2000000 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE 3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x1000000 /* 16M */ 317c646bba6SJoe Hamman 3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_BASE 0xa0000000 3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE 3206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ 3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE 0xe3000000 3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS CONFIG_SYS_PCI2_IO_BASE 3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE 0x1000000 /* 16M */ 324c646bba6SJoe Hamman 325c646bba6SJoe Hamman #if defined(CONFIG_PCI) 326c646bba6SJoe Hamman 327c646bba6SJoe Hamman #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 328c646bba6SJoe Hamman 3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE 330c646bba6SJoe Hamman 331c646bba6SJoe Hamman #define CONFIG_NET_MULTI 332c646bba6SJoe Hamman #define CONFIG_PCI_PNP /* do pci plug-and-play */ 333c646bba6SJoe Hamman 334c646bba6SJoe Hamman #undef CONFIG_EEPRO100 335c646bba6SJoe Hamman #undef CONFIG_TULIP 336c646bba6SJoe Hamman 337c646bba6SJoe Hamman #if !defined(CONFIG_PCI_PNP) 338c646bba6SJoe Hamman #define PCI_ENET0_IOADDR 0xe0000000 339c646bba6SJoe Hamman #define PCI_ENET0_MEMADDR 0xe0000000 340c646bba6SJoe Hamman #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 341c646bba6SJoe Hamman #endif 342c646bba6SJoe Hamman 343c646bba6SJoe Hamman #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 344c646bba6SJoe Hamman 345c646bba6SJoe Hamman #define CONFIG_DOS_PARTITION 346c646bba6SJoe Hamman #undef CONFIG_SCSI_AHCI 347c646bba6SJoe Hamman 348c646bba6SJoe Hamman #ifdef CONFIG_SCSI_AHCI 349c646bba6SJoe Hamman #define CONFIG_SATA_ULI5288 3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN 1 3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 354c646bba6SJoe Hamman #endif 355c646bba6SJoe Hamman 356c646bba6SJoe Hamman #endif /* CONFIG_PCI */ 357c646bba6SJoe Hamman 358c646bba6SJoe Hamman #if defined(CONFIG_TSEC_ENET) 359c646bba6SJoe Hamman 360c646bba6SJoe Hamman #ifndef CONFIG_NET_MULTI 361c646bba6SJoe Hamman #define CONFIG_NET_MULTI 1 362c646bba6SJoe Hamman #endif 363c646bba6SJoe Hamman 364c646bba6SJoe Hamman /* #define CONFIG_MII 1 */ /* MII PHY management */ 365c646bba6SJoe Hamman 366c646bba6SJoe Hamman #define CONFIG_TSEC1 1 367c646bba6SJoe Hamman #define CONFIG_TSEC1_NAME "eTSEC1" 368c646bba6SJoe Hamman #define CONFIG_TSEC2 1 369c646bba6SJoe Hamman #define CONFIG_TSEC2_NAME "eTSEC2" 370c646bba6SJoe Hamman #define CONFIG_TSEC3 1 371c646bba6SJoe Hamman #define CONFIG_TSEC3_NAME "eTSEC3" 372c646bba6SJoe Hamman #define CONFIG_TSEC4 1 373c646bba6SJoe Hamman #define CONFIG_TSEC4_NAME "eTSEC4" 374c646bba6SJoe Hamman 375c646bba6SJoe Hamman #define TSEC1_PHY_ADDR 0x1F 376c646bba6SJoe Hamman #define TSEC2_PHY_ADDR 0x00 377c646bba6SJoe Hamman #define TSEC3_PHY_ADDR 0x01 378c646bba6SJoe Hamman #define TSEC4_PHY_ADDR 0x02 379c646bba6SJoe Hamman #define TSEC1_PHYIDX 0 380c646bba6SJoe Hamman #define TSEC2_PHYIDX 0 381c646bba6SJoe Hamman #define TSEC3_PHYIDX 0 382c646bba6SJoe Hamman #define TSEC4_PHYIDX 0 3833a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 3843a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 3853a79013eSAndy Fleming #define TSEC3_FLAGS TSEC_GIGABIT 3863a79013eSAndy Fleming #define TSEC4_FLAGS TSEC_GIGABIT 387c646bba6SJoe Hamman 3886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TBIPA_VALUE 0x1e /* Set TBI address not to conflict with TSEC1_PHY_ADDR */ 389c646bba6SJoe Hamman 390c646bba6SJoe Hamman #define CONFIG_ETHPRIME "eTSEC1" 391c646bba6SJoe Hamman 392c646bba6SJoe Hamman #endif /* CONFIG_TSEC_ENET */ 393c646bba6SJoe Hamman 394c646bba6SJoe Hamman /* 395c646bba6SJoe Hamman * BAT0 2G Cacheable, non-guarded 396c646bba6SJoe Hamman * 0x0000_0000 2G DDR 397c646bba6SJoe Hamman */ 3986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) 3996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP) 4006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE ) 4016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U 402c646bba6SJoe Hamman 403c646bba6SJoe Hamman /* 404c646bba6SJoe Hamman * BAT1 1G Cache-inhibited, guarded 405c646bba6SJoe Hamman * 0x8000_0000 512M PCI-Express 1 Memory 406c646bba6SJoe Hamman * 0xa000_0000 512M PCI-Express 2 Memory 407c646bba6SJoe Hamman * Changed it for operating from 0xd0000000 408c646bba6SJoe Hamman */ 4096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L ( CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW \ 410c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 4126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) 4136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U 414c646bba6SJoe Hamman 415c646bba6SJoe Hamman /* 416c646bba6SJoe Hamman * BAT2 512M Cache-inhibited, guarded 417c646bba6SJoe Hamman * 0xc000_0000 512M RapidIO Memory 418c646bba6SJoe Hamman */ 4196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L (CONFIG_SYS_RIO_MEM_BASE | BATL_PP_RW \ 420c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U (CONFIG_SYS_RIO_MEM_BASE | BATU_BL_512M | BATU_VS | BATU_VP) 4226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (CONFIG_SYS_RIO_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) 4236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U 424c646bba6SJoe Hamman 425c646bba6SJoe Hamman /* 426c646bba6SJoe Hamman * BAT3 4M Cache-inhibited, guarded 427c646bba6SJoe Hamman * 0xf800_0000 4M CCSR 428c646bba6SJoe Hamman */ 4296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L ( CONFIG_SYS_CCSRBAR | BATL_PP_RW \ 430c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP) 4326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT) 4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U 434c646bba6SJoe Hamman 435c646bba6SJoe Hamman /* 436c646bba6SJoe Hamman * BAT4 32M Cache-inhibited, guarded 437c646bba6SJoe Hamman * 0xe200_0000 16M PCI-Express 1 I/O 438c646bba6SJoe Hamman * 0xe300_0000 16M PCI-Express 2 I/0 439c646bba6SJoe Hamman * Note that this is at 0xe0000000 440c646bba6SJoe Hamman */ 4416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L ( CONFIG_SYS_PCI1_IO_BASE | BATL_PP_RW \ 442c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCI1_IO_BASE | BATU_BL_32M | BATU_VS | BATU_VP) 4446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI1_IO_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) 4456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U 446c646bba6SJoe Hamman 447c646bba6SJoe Hamman /* 448c646bba6SJoe Hamman * BAT5 128K Cacheable, non-guarded 449c646bba6SJoe Hamman * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory) 450c646bba6SJoe Hamman */ 4516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) 4526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 4536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L 4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U 455c646bba6SJoe Hamman 456c646bba6SJoe Hamman /* 457c646bba6SJoe Hamman * BAT6 32M Cache-inhibited, guarded 458c646bba6SJoe Hamman * 0xfe00_0000 32M FLASH 459c646bba6SJoe Hamman */ 4606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW \ 461c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP) 4636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE) 4646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U 465c646bba6SJoe Hamman 4666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L 0x00000000 4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U 0x00000000 4686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L 0x00000000 4696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U 0x00000000 470c646bba6SJoe Hamman 471c646bba6SJoe Hamman /* 472c646bba6SJoe Hamman * Environment 473c646bba6SJoe Hamman */ 4745a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 4756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 4760e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 4770e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 478c646bba6SJoe Hamman 479c646bba6SJoe Hamman #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 481c646bba6SJoe Hamman 482c646bba6SJoe Hamman #include <config_cmd_default.h> 483c646bba6SJoe Hamman #define CONFIG_CMD_PING 484c646bba6SJoe Hamman #define CONFIG_CMD_I2C 4854f93f8b1SBecky Bruce #define CONFIG_CMD_REGINFO 486c646bba6SJoe Hamman 487c646bba6SJoe Hamman #if defined(CONFIG_PCI) 488c646bba6SJoe Hamman #define CONFIG_CMD_PCI 489c646bba6SJoe Hamman #endif 490c646bba6SJoe Hamman 491c646bba6SJoe Hamman #undef CONFIG_WATCHDOG /* watchdog disabled */ 492c646bba6SJoe Hamman 493c646bba6SJoe Hamman /* 494c646bba6SJoe Hamman * Miscellaneous configurable options 495c646bba6SJoe Hamman */ 4966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 4976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 4986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 499c646bba6SJoe Hamman 50030b52df9SJon Loeliger #if defined(CONFIG_CMD_KGDB) 5016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 502c646bba6SJoe Hamman #else 5036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 504c646bba6SJoe Hamman #endif 505c646bba6SJoe Hamman 5066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 5076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 5086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 5096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 510c646bba6SJoe Hamman 511c646bba6SJoe Hamman /* 512c646bba6SJoe Hamman * For booting Linux, the board info and command line data 513c646bba6SJoe Hamman * have to be in the first 8 MB of memory, since this is 514c646bba6SJoe Hamman * the maximum mapped by the Linux kernel during initialization. 515c646bba6SJoe Hamman */ 5166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 517c646bba6SJoe Hamman 518c646bba6SJoe Hamman /* Cache Configuration */ 5196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DCACHE_SIZE 32768 5206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE 32 52130b52df9SJon Loeliger #if defined(CONFIG_CMD_KGDB) 5226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/ 523c646bba6SJoe Hamman #endif 524c646bba6SJoe Hamman 525c646bba6SJoe Hamman /* 526c646bba6SJoe Hamman * Internal Definitions 527c646bba6SJoe Hamman * 528c646bba6SJoe Hamman * Boot Flags 529c646bba6SJoe Hamman */ 530c646bba6SJoe Hamman #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 531c646bba6SJoe Hamman #define BOOTFLAG_WARM 0x02 /* Software reboot */ 532c646bba6SJoe Hamman 53330b52df9SJon Loeliger #if defined(CONFIG_CMD_KGDB) 534c646bba6SJoe Hamman #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 535c646bba6SJoe Hamman #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 536c646bba6SJoe Hamman #endif 537c646bba6SJoe Hamman 538c646bba6SJoe Hamman /* 539c646bba6SJoe Hamman * Environment Configuration 540c646bba6SJoe Hamman */ 541c646bba6SJoe Hamman 542c646bba6SJoe Hamman /* The mac addresses for all ethernet interface */ 543c646bba6SJoe Hamman #if defined(CONFIG_TSEC_ENET) 544c646bba6SJoe Hamman #define CONFIG_ETHADDR 02:E0:0C:00:00:01 545c646bba6SJoe Hamman #define CONFIG_ETH1ADDR 02:E0:0C:00:01:FD 546c646bba6SJoe Hamman #define CONFIG_ETH2ADDR 02:E0:0C:00:02:FD 547c646bba6SJoe Hamman #define CONFIG_ETH3ADDR 02:E0:0C:00:03:FD 548c646bba6SJoe Hamman #endif 549c646bba6SJoe Hamman 55010327dc5SAndy Fleming #define CONFIG_HAS_ETH0 1 551c646bba6SJoe Hamman #define CONFIG_HAS_ETH1 1 552c646bba6SJoe Hamman #define CONFIG_HAS_ETH2 1 553c646bba6SJoe Hamman #define CONFIG_HAS_ETH3 1 554c646bba6SJoe Hamman 555c646bba6SJoe Hamman #define CONFIG_IPADDR 192.168.0.50 556c646bba6SJoe Hamman 557c646bba6SJoe Hamman #define CONFIG_HOSTNAME sbc8641d 558c646bba6SJoe Hamman #define CONFIG_ROOTPATH /opt/eldk/ppc_74xx 559c646bba6SJoe Hamman #define CONFIG_BOOTFILE uImage 560c646bba6SJoe Hamman 561c646bba6SJoe Hamman #define CONFIG_SERVERIP 192.168.0.2 562c646bba6SJoe Hamman #define CONFIG_GATEWAYIP 192.168.0.1 563c646bba6SJoe Hamman #define CONFIG_NETMASK 255.255.255.0 564c646bba6SJoe Hamman 565c646bba6SJoe Hamman /* default location for tftp and bootm */ 566c646bba6SJoe Hamman #define CONFIG_LOADADDR 1000000 567c646bba6SJoe Hamman 568c646bba6SJoe Hamman #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 569c646bba6SJoe Hamman #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 570c646bba6SJoe Hamman 571c646bba6SJoe Hamman #define CONFIG_BAUDRATE 115200 572c646bba6SJoe Hamman 573c646bba6SJoe Hamman #define CONFIG_EXTRA_ENV_SETTINGS \ 574c646bba6SJoe Hamman "netdev=eth0\0" \ 575c646bba6SJoe Hamman "consoledev=ttyS0\0" \ 576c646bba6SJoe Hamman "ramdiskaddr=2000000\0" \ 577c646bba6SJoe Hamman "ramdiskfile=uRamdisk\0" \ 578c646bba6SJoe Hamman "dtbaddr=400000\0" \ 579c646bba6SJoe Hamman "dtbfile=sbc8641d.dtb\0" \ 580c646bba6SJoe Hamman "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \ 581c646bba6SJoe Hamman "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \ 582c646bba6SJoe Hamman "maxcpus=1" 583c646bba6SJoe Hamman 584c646bba6SJoe Hamman #define CONFIG_NFSBOOTCOMMAND \ 585c646bba6SJoe Hamman "setenv bootargs root=/dev/nfs rw " \ 586c646bba6SJoe Hamman "nfsroot=$serverip:$rootpath " \ 587c646bba6SJoe Hamman "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 588c646bba6SJoe Hamman "console=$consoledev,$baudrate $othbootargs;" \ 589c646bba6SJoe Hamman "tftp $loadaddr $bootfile;" \ 590c646bba6SJoe Hamman "tftp $dtbaddr $dtbfile;" \ 591c646bba6SJoe Hamman "bootm $loadaddr - $dtbaddr" 592c646bba6SJoe Hamman 593c646bba6SJoe Hamman #define CONFIG_RAMBOOTCOMMAND \ 594c646bba6SJoe Hamman "setenv bootargs root=/dev/ram rw " \ 595c646bba6SJoe Hamman "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 596c646bba6SJoe Hamman "console=$consoledev,$baudrate $othbootargs;" \ 597c646bba6SJoe Hamman "tftp $ramdiskaddr $ramdiskfile;" \ 598c646bba6SJoe Hamman "tftp $loadaddr $bootfile;" \ 599c646bba6SJoe Hamman "tftp $dtbaddr $dtbfile;" \ 600c646bba6SJoe Hamman "bootm $loadaddr $ramdiskaddr $dtbaddr" 601c646bba6SJoe Hamman 602c646bba6SJoe Hamman #define CONFIG_FLASHBOOTCOMMAND \ 603c646bba6SJoe Hamman "setenv bootargs root=/dev/ram rw " \ 604c646bba6SJoe Hamman "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 605c646bba6SJoe Hamman "console=$consoledev,$baudrate $othbootargs;" \ 606c646bba6SJoe Hamman "bootm ffd00000 ffb00000 ffa00000" 607c646bba6SJoe Hamman 608c646bba6SJoe Hamman #define CONFIG_BOOTCOMMAND CONFIG_FLASHBOOTCOMMAND 609c646bba6SJoe Hamman 610c646bba6SJoe Hamman #endif /* __CONFIG_H */ 611