1c646bba6SJoe Hamman /* 2c646bba6SJoe Hamman * Copyright 2007 Wind River Systems <www.windriver.com> 3c646bba6SJoe Hamman * Copyright 2007 Embedded Specialties, Inc. 4c646bba6SJoe Hamman * Joe Hamman <joe.hamman@embeddedspecialties.com> 5c646bba6SJoe Hamman * 6c646bba6SJoe Hamman * Copyright 2006 Freescale Semiconductor. 7c646bba6SJoe Hamman * 8c646bba6SJoe Hamman * Srikanth Srinivasan (srikanth.srinivasan@freescale.com) 9c646bba6SJoe Hamman * 10c646bba6SJoe Hamman * See file CREDITS for list of people who contributed to this 11c646bba6SJoe Hamman * project. 12c646bba6SJoe Hamman * 13c646bba6SJoe Hamman * This program is free software; you can redistribute it and/or 14c646bba6SJoe Hamman * modify it under the terms of the GNU General Public License as 15c646bba6SJoe Hamman * published by the Free Software Foundation; either version 2 of 16c646bba6SJoe Hamman * the License, or (at your option) any later version. 17c646bba6SJoe Hamman * 18c646bba6SJoe Hamman * This program is distributed in the hope that it will be useful, 19c646bba6SJoe Hamman * but WITHOUT ANY WARRANTY; without even the implied warranty of 20c646bba6SJoe Hamman * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 21c646bba6SJoe Hamman * GNU General Public License for more details. 22c646bba6SJoe Hamman * 23c646bba6SJoe Hamman * You should have received a copy of the GNU General Public License 24c646bba6SJoe Hamman * along with this program; if not, write to the Free Software 25c646bba6SJoe Hamman * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 26c646bba6SJoe Hamman * MA 02111-1307 USA 27c646bba6SJoe Hamman */ 28c646bba6SJoe Hamman 29c646bba6SJoe Hamman /* 30c646bba6SJoe Hamman * SBC8641D board configuration file 31c646bba6SJoe Hamman * 32c646bba6SJoe Hamman * Make sure you change the MAC address and other network params first, 33c646bba6SJoe Hamman * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file. 34c646bba6SJoe Hamman */ 35c646bba6SJoe Hamman 36c646bba6SJoe Hamman #ifndef __CONFIG_H 37c646bba6SJoe Hamman #define __CONFIG_H 38c646bba6SJoe Hamman 39c646bba6SJoe Hamman /* High Level Configuration Options */ 40c646bba6SJoe Hamman #define CONFIG_MPC86xx 1 /* MPC86xx */ 41c646bba6SJoe Hamman #define CONFIG_MPC8641 1 /* MPC8641 specific */ 42c646bba6SJoe Hamman #define CONFIG_SBC8641D 1 /* SBC8641D board specific */ 43c646bba6SJoe Hamman #define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */ 44c646bba6SJoe Hamman #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ 45c646bba6SJoe Hamman 46c646bba6SJoe Hamman #ifdef RUN_DIAG 47c646bba6SJoe Hamman #define CFG_DIAG_ADDR 0xff800000 48c646bba6SJoe Hamman #endif 49c646bba6SJoe Hamman 50c646bba6SJoe Hamman #define CFG_RESET_ADDRESS 0xfff00100 51c646bba6SJoe Hamman 52cca34967SJoe Hamman #define CONFIG_PCI 1 /* Enable PCIE */ 53cca34967SJoe Hamman #define CONFIG_PCI1 1 /* PCIE controler 1 (slot 1) */ 54cca34967SJoe Hamman #define CONFIG_PCI2 1 /* PCIE controler 2 (slot 2) */ 55cca34967SJoe Hamman #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 56713d8186SBecky Bruce #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 57c646bba6SJoe Hamman 58c646bba6SJoe Hamman #define CONFIG_TSEC_ENET /* tsec ethernet support */ 59c646bba6SJoe Hamman #define CONFIG_ENV_OVERWRITE 60c646bba6SJoe Hamman 6123f935c0SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */ 6223f935c0SBecky Bruce 63c646bba6SJoe Hamman #undef CONFIG_SPD_EEPROM /* Do not use SPD EEPROM for DDR setup*/ 64c646bba6SJoe Hamman #undef CONFIG_DDR_ECC /* only for ECC DDR module */ 65c646bba6SJoe Hamman #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 66c646bba6SJoe Hamman #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 67c646bba6SJoe Hamman #define CONFIG_NUM_DDR_CONTROLLERS 2 68c646bba6SJoe Hamman #define CACHE_LINE_INTERLEAVING 0x20000000 69c646bba6SJoe Hamman #define PAGE_INTERLEAVING 0x21000000 70c646bba6SJoe Hamman #define BANK_INTERLEAVING 0x22000000 71c646bba6SJoe Hamman #define SUPER_BANK_INTERLEAVING 0x23000000 72c646bba6SJoe Hamman 73c646bba6SJoe Hamman 74c646bba6SJoe Hamman #define CONFIG_ALTIVEC 1 75c646bba6SJoe Hamman 76c646bba6SJoe Hamman /* 77c646bba6SJoe Hamman * L2CR setup -- make sure this is right for your board! 78c646bba6SJoe Hamman */ 79c646bba6SJoe Hamman #define CFG_L2 80c646bba6SJoe Hamman #define L2_INIT 0 81c646bba6SJoe Hamman #define L2_ENABLE (L2CR_L2E) 82c646bba6SJoe Hamman 83c646bba6SJoe Hamman #ifndef CONFIG_SYS_CLK_FREQ 84c646bba6SJoe Hamman #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) 85c646bba6SJoe Hamman #endif 86c646bba6SJoe Hamman 87c646bba6SJoe Hamman #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 88c646bba6SJoe Hamman 89c646bba6SJoe Hamman #undef CFG_DRAM_TEST /* memory test, takes time */ 90c646bba6SJoe Hamman #define CFG_MEMTEST_START 0x00200000 /* memtest region */ 91c646bba6SJoe Hamman #define CFG_MEMTEST_END 0x00400000 92c646bba6SJoe Hamman 93c646bba6SJoe Hamman /* 94c646bba6SJoe Hamman * Base addresses -- Note these are effective addresses where the 95c646bba6SJoe Hamman * actual resources get mapped (not physical addresses) 96c646bba6SJoe Hamman */ 97c646bba6SJoe Hamman #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 98c646bba6SJoe Hamman #define CFG_CCSRBAR 0xf8000000 /* relocated CCSRBAR */ 99c646bba6SJoe Hamman #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */ 100c646bba6SJoe Hamman 101cca34967SJoe Hamman #define CFG_PCI1_ADDR (CFG_CCSRBAR+0x8000) 102cca34967SJoe Hamman #define CFG_PCI2_ADDR (CFG_CCSRBAR+0x9000) 103cca34967SJoe Hamman 104c646bba6SJoe Hamman /* 105c646bba6SJoe Hamman * DDR Setup 106c646bba6SJoe Hamman */ 107c646bba6SJoe Hamman #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */ 108c646bba6SJoe Hamman #define CFG_DDR_SDRAM_BASE2 0x10000000 /* DDR bank 2 */ 109c646bba6SJoe Hamman #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE 110c646bba6SJoe Hamman #define CFG_SDRAM_BASE2 CFG_DDR_SDRAM_BASE2 111c646bba6SJoe Hamman #define CONFIG_VERY_BIG_RAM 112c646bba6SJoe Hamman 113c646bba6SJoe Hamman #define MPC86xx_DDR_SDRAM_CLK_CNTL 114c646bba6SJoe Hamman 1159bd4e591SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS 2 1169bd4e591SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 2 1179bd4e591SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 1189bd4e591SKumar Gala 119c646bba6SJoe Hamman #if defined(CONFIG_SPD_EEPROM) 120c646bba6SJoe Hamman /* 121c646bba6SJoe Hamman * Determine DDR configuration from I2C interface. 122c646bba6SJoe Hamman */ 123c646bba6SJoe Hamman #define SPD_EEPROM_ADDRESS1 0x51 /* DDR DIMM */ 124c646bba6SJoe Hamman #define SPD_EEPROM_ADDRESS2 0x52 /* DDR DIMM */ 125c646bba6SJoe Hamman #define SPD_EEPROM_ADDRESS3 0x53 /* DDR DIMM */ 126c646bba6SJoe Hamman #define SPD_EEPROM_ADDRESS4 0x54 /* DDR DIMM */ 127c646bba6SJoe Hamman 128c646bba6SJoe Hamman #else 129c646bba6SJoe Hamman /* 130c646bba6SJoe Hamman * Manually set up DDR1 & DDR2 parameters 131c646bba6SJoe Hamman */ 132c646bba6SJoe Hamman 133c646bba6SJoe Hamman #define CFG_SDRAM_SIZE 512 /* DDR is 512MB */ 134c646bba6SJoe Hamman 135c646bba6SJoe Hamman #define CFG_DDR_CS0_BNDS 0x0000000F 136c646bba6SJoe Hamman #define CFG_DDR_CS1_BNDS 0x00000000 137c646bba6SJoe Hamman #define CFG_DDR_CS2_BNDS 0x00000000 138c646bba6SJoe Hamman #define CFG_DDR_CS3_BNDS 0x00000000 139c646bba6SJoe Hamman #define CFG_DDR_CS0_CONFIG 0x80010102 140c646bba6SJoe Hamman #define CFG_DDR_CS1_CONFIG 0x00000000 141c646bba6SJoe Hamman #define CFG_DDR_CS2_CONFIG 0x00000000 142c646bba6SJoe Hamman #define CFG_DDR_CS3_CONFIG 0x00000000 14345239cf4SKumar Gala #define CFG_DDR_TIMING_3 0x00000000 144c646bba6SJoe Hamman #define CFG_DDR_TIMING_0 0x00220802 145c646bba6SJoe Hamman #define CFG_DDR_TIMING_1 0x38377322 146c646bba6SJoe Hamman #define CFG_DDR_TIMING_2 0x002040c7 147c646bba6SJoe Hamman #define CFG_DDR_CFG_1A 0x43008008 148c646bba6SJoe Hamman #define CFG_DDR_CFG_2 0x24401000 149c646bba6SJoe Hamman #define CFG_DDR_MODE_1 0x23c00542 150c646bba6SJoe Hamman #define CFG_DDR_MODE_2 0x00000000 151c646bba6SJoe Hamman #define CFG_DDR_MODE_CTL 0x00000000 152c646bba6SJoe Hamman #define CFG_DDR_INTERVAL 0x05080100 153c646bba6SJoe Hamman #define CFG_DDR_DATA_INIT 0x00000000 154c646bba6SJoe Hamman #define CFG_DDR_CLK_CTRL 0x03800000 155c646bba6SJoe Hamman #define CFG_DDR_CFG_1B 0xC3008008 156c646bba6SJoe Hamman 157c646bba6SJoe Hamman #define CFG_DDR2_CS0_BNDS 0x0010001F 158c646bba6SJoe Hamman #define CFG_DDR2_CS1_BNDS 0x00000000 159c646bba6SJoe Hamman #define CFG_DDR2_CS2_BNDS 0x00000000 160c646bba6SJoe Hamman #define CFG_DDR2_CS3_BNDS 0x00000000 161c646bba6SJoe Hamman #define CFG_DDR2_CS0_CONFIG 0x80010102 162c646bba6SJoe Hamman #define CFG_DDR2_CS1_CONFIG 0x00000000 163c646bba6SJoe Hamman #define CFG_DDR2_CS2_CONFIG 0x00000000 164c646bba6SJoe Hamman #define CFG_DDR2_CS3_CONFIG 0x00000000 165c646bba6SJoe Hamman #define CFG_DDR2_EXT_REFRESH 0x00000000 166c646bba6SJoe Hamman #define CFG_DDR2_TIMING_0 0x00220802 167c646bba6SJoe Hamman #define CFG_DDR2_TIMING_1 0x38377322 168c646bba6SJoe Hamman #define CFG_DDR2_TIMING_2 0x002040c7 169c646bba6SJoe Hamman #define CFG_DDR2_CFG_1A 0x43008008 170c646bba6SJoe Hamman #define CFG_DDR2_CFG_2 0x24401000 171c646bba6SJoe Hamman #define CFG_DDR2_MODE_1 0x23c00542 172c646bba6SJoe Hamman #define CFG_DDR2_MODE_2 0x00000000 173c646bba6SJoe Hamman #define CFG_DDR2_MODE_CTL 0x00000000 174c646bba6SJoe Hamman #define CFG_DDR2_INTERVAL 0x05080100 175c646bba6SJoe Hamman #define CFG_DDR2_DATA_INIT 0x00000000 176c646bba6SJoe Hamman #define CFG_DDR2_CLK_CTRL 0x03800000 177c646bba6SJoe Hamman #define CFG_DDR2_CFG_1B 0xC3008008 178c646bba6SJoe Hamman 179c646bba6SJoe Hamman 180c646bba6SJoe Hamman #endif 181c646bba6SJoe Hamman 18232628c50SJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_ID_EEPROM 1 183c646bba6SJoe Hamman #define ID_EEPROM_ADDR 0x57 */ 184c646bba6SJoe Hamman 185c646bba6SJoe Hamman /* 186c646bba6SJoe Hamman * The SBC8641D contains 16MB flash space at ff000000. 187c646bba6SJoe Hamman */ 188c646bba6SJoe Hamman #define CFG_FLASH_BASE 0xff000000 /* start of FLASH 16M */ 189c646bba6SJoe Hamman 190c646bba6SJoe Hamman /* Flash */ 191c646bba6SJoe Hamman #define CFG_BR0_PRELIM 0xff001001 /* port size 16bit */ 192c646bba6SJoe Hamman #define CFG_OR0_PRELIM 0xff006e65 /* 16MB Boot Flash area */ 193c646bba6SJoe Hamman 194c646bba6SJoe Hamman /* 64KB EEPROM */ 195c646bba6SJoe Hamman #define CFG_BR1_PRELIM 0xf0000801 /* port size 16bit */ 196c646bba6SJoe Hamman #define CFG_OR1_PRELIM 0xffff6e65 /* 64K EEPROM area */ 197c646bba6SJoe Hamman 198c646bba6SJoe Hamman /* EPLD - User switches, board id, LEDs */ 199c646bba6SJoe Hamman #define CFG_BR2_PRELIM 0xf1000801 /* port size 16bit */ 200c646bba6SJoe Hamman #define CFG_OR2_PRELIM 0xfff06e65 /* EPLD (switches, board ID, LEDs) area */ 201c646bba6SJoe Hamman 202c646bba6SJoe Hamman /* Local bus SDRAM 128MB */ 203c646bba6SJoe Hamman #define CFG_BR3_PRELIM 0xe0001861 /* port size ?bit */ 204c646bba6SJoe Hamman #define CFG_OR3_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (1st half) */ 205c646bba6SJoe Hamman #define CFG_BR4_PRELIM 0xe4001861 /* port size ?bit */ 206c646bba6SJoe Hamman #define CFG_OR4_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (2nd half) */ 207c646bba6SJoe Hamman 208c646bba6SJoe Hamman /* Disk on Chip (DOC) 128MB */ 209c646bba6SJoe Hamman #define CFG_BR5_PRELIM 0xe8001001 /* port size ?bit */ 210c646bba6SJoe Hamman #define CFG_OR5_PRELIM 0xf8006e65 /* 128MB local bus SDRAM area (2nd half) */ 211c646bba6SJoe Hamman 212c646bba6SJoe Hamman /* LCD */ 213c646bba6SJoe Hamman #define CFG_BR6_PRELIM 0xf4000801 /* port size ?bit */ 214c646bba6SJoe Hamman #define CFG_OR6_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */ 215c646bba6SJoe Hamman 216c646bba6SJoe Hamman /* Control logic & misc peripherals */ 217c646bba6SJoe Hamman #define CFG_BR7_PRELIM 0xf2000801 /* port size ?bit */ 218c646bba6SJoe Hamman #define CFG_OR7_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */ 219c646bba6SJoe Hamman 220c646bba6SJoe Hamman #define CFG_MAX_FLASH_BANKS 1 /* number of banks */ 221c646bba6SJoe Hamman #define CFG_MAX_FLASH_SECT 131 /* sectors per device */ 222c646bba6SJoe Hamman 223c646bba6SJoe Hamman #undef CFG_FLASH_CHECKSUM 224c646bba6SJoe Hamman #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 225c646bba6SJoe Hamman #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 226c646bba6SJoe Hamman #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */ 227c646bba6SJoe Hamman 22800b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 229c646bba6SJoe Hamman #define CFG_FLASH_CFI 230c646bba6SJoe Hamman #define CFG_WRITE_SWAPPED_DATA 231c646bba6SJoe Hamman #define CFG_FLASH_EMPTY_INFO 232c646bba6SJoe Hamman #define CFG_FLASH_PROTECTION 233c646bba6SJoe Hamman 234c646bba6SJoe Hamman #undef CONFIG_CLOCKS_IN_MHZ 235c646bba6SJoe Hamman 236c646bba6SJoe Hamman #define CONFIG_L1_INIT_RAM 237c646bba6SJoe Hamman #define CFG_INIT_RAM_LOCK 1 238c646bba6SJoe Hamman #ifndef CFG_INIT_RAM_LOCK 239c646bba6SJoe Hamman #define CFG_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */ 240c646bba6SJoe Hamman #else 241c646bba6SJoe Hamman #define CFG_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */ 242c646bba6SJoe Hamman #endif 243c646bba6SJoe Hamman #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */ 244c646bba6SJoe Hamman 245c646bba6SJoe Hamman #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */ 246c646bba6SJoe Hamman #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) 247c646bba6SJoe Hamman #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET 248c646bba6SJoe Hamman 249c646bba6SJoe Hamman #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 250c646bba6SJoe Hamman #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 251c646bba6SJoe Hamman 252c646bba6SJoe Hamman /* Serial Port */ 253c646bba6SJoe Hamman #define CONFIG_CONS_INDEX 1 254c646bba6SJoe Hamman #undef CONFIG_SERIAL_SOFTWARE_FIFO 255c646bba6SJoe Hamman #define CFG_NS16550 256c646bba6SJoe Hamman #define CFG_NS16550_SERIAL 257c646bba6SJoe Hamman #define CFG_NS16550_REG_SIZE 1 258c646bba6SJoe Hamman #define CFG_NS16550_CLK get_bus_freq(0) 259c646bba6SJoe Hamman 260c646bba6SJoe Hamman #define CFG_BAUDRATE_TABLE \ 261c646bba6SJoe Hamman {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 262c646bba6SJoe Hamman 263c646bba6SJoe Hamman #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500) 264c646bba6SJoe Hamman #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600) 265c646bba6SJoe Hamman 266c646bba6SJoe Hamman /* Use the HUSH parser */ 267c646bba6SJoe Hamman #define CFG_HUSH_PARSER 268c646bba6SJoe Hamman #ifdef CFG_HUSH_PARSER 269c646bba6SJoe Hamman #define CFG_PROMPT_HUSH_PS2 "> " 270c646bba6SJoe Hamman #endif 271c646bba6SJoe Hamman 272c646bba6SJoe Hamman /* 273c646bba6SJoe Hamman * Pass open firmware flat tree to kernel 274c646bba6SJoe Hamman */ 27513f5433fSJon Loeliger #define CONFIG_OF_LIBFDT 1 276c646bba6SJoe Hamman #define CONFIG_OF_BOARD_SETUP 1 27713f5433fSJon Loeliger #define CONFIG_OF_STDOUT_VIA_ALIAS 1 278c646bba6SJoe Hamman 279c646bba6SJoe Hamman #define CFG_64BIT_VSPRINTF 1 280c646bba6SJoe Hamman #define CFG_64BIT_STRTOUL 1 281c646bba6SJoe Hamman 282c646bba6SJoe Hamman /* 283c646bba6SJoe Hamman * I2C 284c646bba6SJoe Hamman */ 285c646bba6SJoe Hamman #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 286c646bba6SJoe Hamman #define CONFIG_HARD_I2C /* I2C with hardware support*/ 287c646bba6SJoe Hamman #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 288c646bba6SJoe Hamman #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ 289c646bba6SJoe Hamman #define CFG_I2C_SLAVE 0x7F 290c646bba6SJoe Hamman #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 291c646bba6SJoe Hamman #define CFG_I2C_OFFSET 0x3100 292c646bba6SJoe Hamman 293c646bba6SJoe Hamman /* 294c646bba6SJoe Hamman * RapidIO MMU 295c646bba6SJoe Hamman */ 296c646bba6SJoe Hamman #define CFG_RIO_MEM_BASE 0xc0000000 /* base address */ 297c646bba6SJoe Hamman #define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE 298c646bba6SJoe Hamman #define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */ 299c646bba6SJoe Hamman 300c646bba6SJoe Hamman /* 301c646bba6SJoe Hamman * General PCI 302c646bba6SJoe Hamman * Addresses are mapped 1-1. 303c646bba6SJoe Hamman */ 304c646bba6SJoe Hamman #define CFG_PCI1_MEM_BASE 0x80000000 305c646bba6SJoe Hamman #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE 306c646bba6SJoe Hamman #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */ 307c646bba6SJoe Hamman #define CFG_PCI1_IO_BASE 0xe2000000 308c646bba6SJoe Hamman #define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE 309c646bba6SJoe Hamman #define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */ 310c646bba6SJoe Hamman 311c646bba6SJoe Hamman /* PCI view of System Memory */ 312c646bba6SJoe Hamman #define CFG_PCI_MEMORY_BUS 0x00000000 313c646bba6SJoe Hamman #define CFG_PCI_MEMORY_PHYS 0x00000000 314c646bba6SJoe Hamman #define CFG_PCI_MEMORY_SIZE 0x80000000 315c646bba6SJoe Hamman 316c646bba6SJoe Hamman #define CFG_PCI2_MEM_BASE 0xa0000000 317c646bba6SJoe Hamman #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE 318c646bba6SJoe Hamman #define CFG_PCI2_MEM_SIZE 0x10000000 /* 256M */ 319c646bba6SJoe Hamman #define CFG_PCI2_IO_BASE 0xe3000000 320c646bba6SJoe Hamman #define CFG_PCI2_IO_PHYS CFG_PCI2_IO_BASE 321c646bba6SJoe Hamman #define CFG_PCI2_IO_SIZE 0x1000000 /* 16M */ 322c646bba6SJoe Hamman 323c646bba6SJoe Hamman #if defined(CONFIG_PCI) 324c646bba6SJoe Hamman 325c646bba6SJoe Hamman #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 326c646bba6SJoe Hamman 327c646bba6SJoe Hamman #undef CFG_SCSI_SCAN_BUS_REVERSE 328c646bba6SJoe Hamman 329c646bba6SJoe Hamman #define CONFIG_NET_MULTI 330c646bba6SJoe Hamman #define CONFIG_PCI_PNP /* do pci plug-and-play */ 331c646bba6SJoe Hamman 332c646bba6SJoe Hamman #undef CONFIG_EEPRO100 333c646bba6SJoe Hamman #undef CONFIG_TULIP 334c646bba6SJoe Hamman 335c646bba6SJoe Hamman #if !defined(CONFIG_PCI_PNP) 336c646bba6SJoe Hamman #define PCI_ENET0_IOADDR 0xe0000000 337c646bba6SJoe Hamman #define PCI_ENET0_MEMADDR 0xe0000000 338c646bba6SJoe Hamman #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 339c646bba6SJoe Hamman #endif 340c646bba6SJoe Hamman 341c646bba6SJoe Hamman #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 342c646bba6SJoe Hamman 343c646bba6SJoe Hamman #define CONFIG_DOS_PARTITION 344c646bba6SJoe Hamman #undef CONFIG_SCSI_AHCI 345c646bba6SJoe Hamman 346c646bba6SJoe Hamman #ifdef CONFIG_SCSI_AHCI 347c646bba6SJoe Hamman #define CONFIG_SATA_ULI5288 348c646bba6SJoe Hamman #define CFG_SCSI_MAX_SCSI_ID 4 349c646bba6SJoe Hamman #define CFG_SCSI_MAX_LUN 1 350c646bba6SJoe Hamman #define CFG_SCSI_MAX_DEVICE (CFG_SCSI_MAX_SCSI_ID * CFG_SCSI_MAX_LUN) 351c646bba6SJoe Hamman #define CFG_SCSI_MAXDEVICE CFG_SCSI_MAX_DEVICE 352c646bba6SJoe Hamman #endif 353c646bba6SJoe Hamman 354c646bba6SJoe Hamman #endif /* CONFIG_PCI */ 355c646bba6SJoe Hamman 356c646bba6SJoe Hamman #if defined(CONFIG_TSEC_ENET) 357c646bba6SJoe Hamman 358c646bba6SJoe Hamman #ifndef CONFIG_NET_MULTI 359c646bba6SJoe Hamman #define CONFIG_NET_MULTI 1 360c646bba6SJoe Hamman #endif 361c646bba6SJoe Hamman 362c646bba6SJoe Hamman /* #define CONFIG_MII 1 */ /* MII PHY management */ 363c646bba6SJoe Hamman 364c646bba6SJoe Hamman #define CONFIG_TSEC1 1 365c646bba6SJoe Hamman #define CONFIG_TSEC1_NAME "eTSEC1" 366c646bba6SJoe Hamman #define CONFIG_TSEC2 1 367c646bba6SJoe Hamman #define CONFIG_TSEC2_NAME "eTSEC2" 368c646bba6SJoe Hamman #define CONFIG_TSEC3 1 369c646bba6SJoe Hamman #define CONFIG_TSEC3_NAME "eTSEC3" 370c646bba6SJoe Hamman #define CONFIG_TSEC4 1 371c646bba6SJoe Hamman #define CONFIG_TSEC4_NAME "eTSEC4" 372c646bba6SJoe Hamman 373c646bba6SJoe Hamman #define TSEC1_PHY_ADDR 0x1F 374c646bba6SJoe Hamman #define TSEC2_PHY_ADDR 0x00 375c646bba6SJoe Hamman #define TSEC3_PHY_ADDR 0x01 376c646bba6SJoe Hamman #define TSEC4_PHY_ADDR 0x02 377c646bba6SJoe Hamman #define TSEC1_PHYIDX 0 378c646bba6SJoe Hamman #define TSEC2_PHYIDX 0 379c646bba6SJoe Hamman #define TSEC3_PHYIDX 0 380c646bba6SJoe Hamman #define TSEC4_PHYIDX 0 3813a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 3823a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 3833a79013eSAndy Fleming #define TSEC3_FLAGS TSEC_GIGABIT 3843a79013eSAndy Fleming #define TSEC4_FLAGS TSEC_GIGABIT 385c646bba6SJoe Hamman 386c646bba6SJoe Hamman #define CFG_TBIPA_VALUE 0x1e /* Set TBI address not to conflict with TSEC1_PHY_ADDR */ 387c646bba6SJoe Hamman 388c646bba6SJoe Hamman #define CONFIG_ETHPRIME "eTSEC1" 389c646bba6SJoe Hamman 390c646bba6SJoe Hamman #endif /* CONFIG_TSEC_ENET */ 391c646bba6SJoe Hamman 392c646bba6SJoe Hamman /* 393c646bba6SJoe Hamman * BAT0 2G Cacheable, non-guarded 394c646bba6SJoe Hamman * 0x0000_0000 2G DDR 395c646bba6SJoe Hamman */ 396c646bba6SJoe Hamman #define CFG_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) 397c646bba6SJoe Hamman #define CFG_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP) 398c646bba6SJoe Hamman #define CFG_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE ) 399c646bba6SJoe Hamman #define CFG_IBAT0U CFG_DBAT0U 400c646bba6SJoe Hamman 401c646bba6SJoe Hamman /* 402c646bba6SJoe Hamman * BAT1 1G Cache-inhibited, guarded 403c646bba6SJoe Hamman * 0x8000_0000 512M PCI-Express 1 Memory 404c646bba6SJoe Hamman * 0xa000_0000 512M PCI-Express 2 Memory 405c646bba6SJoe Hamman * Changed it for operating from 0xd0000000 406c646bba6SJoe Hamman */ 407c646bba6SJoe Hamman #define CFG_DBAT1L ( CFG_PCI1_MEM_BASE | BATL_PP_RW \ 408c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 409c646bba6SJoe Hamman #define CFG_DBAT1U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 410c646bba6SJoe Hamman #define CFG_IBAT1L (CFG_PCI1_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) 411c646bba6SJoe Hamman #define CFG_IBAT1U CFG_DBAT1U 412c646bba6SJoe Hamman 413c646bba6SJoe Hamman /* 414c646bba6SJoe Hamman * BAT2 512M Cache-inhibited, guarded 415c646bba6SJoe Hamman * 0xc000_0000 512M RapidIO Memory 416c646bba6SJoe Hamman */ 417c646bba6SJoe Hamman #define CFG_DBAT2L (CFG_RIO_MEM_BASE | BATL_PP_RW \ 418c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 419c646bba6SJoe Hamman #define CFG_DBAT2U (CFG_RIO_MEM_BASE | BATU_BL_512M | BATU_VS | BATU_VP) 420c646bba6SJoe Hamman #define CFG_IBAT2L (CFG_RIO_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) 421c646bba6SJoe Hamman #define CFG_IBAT2U CFG_DBAT2U 422c646bba6SJoe Hamman 423c646bba6SJoe Hamman /* 424c646bba6SJoe Hamman * BAT3 4M Cache-inhibited, guarded 425c646bba6SJoe Hamman * 0xf800_0000 4M CCSR 426c646bba6SJoe Hamman */ 427c646bba6SJoe Hamman #define CFG_DBAT3L ( CFG_CCSRBAR | BATL_PP_RW \ 428c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 429c646bba6SJoe Hamman #define CFG_DBAT3U (CFG_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP) 430c646bba6SJoe Hamman #define CFG_IBAT3L (CFG_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT) 431c646bba6SJoe Hamman #define CFG_IBAT3U CFG_DBAT3U 432c646bba6SJoe Hamman 433c646bba6SJoe Hamman /* 434c646bba6SJoe Hamman * BAT4 32M Cache-inhibited, guarded 435c646bba6SJoe Hamman * 0xe200_0000 16M PCI-Express 1 I/O 436c646bba6SJoe Hamman * 0xe300_0000 16M PCI-Express 2 I/0 437c646bba6SJoe Hamman * Note that this is at 0xe0000000 438c646bba6SJoe Hamman */ 439c646bba6SJoe Hamman #define CFG_DBAT4L ( CFG_PCI1_IO_BASE | BATL_PP_RW \ 440c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 441c646bba6SJoe Hamman #define CFG_DBAT4U (CFG_PCI1_IO_BASE | BATU_BL_32M | BATU_VS | BATU_VP) 442c646bba6SJoe Hamman #define CFG_IBAT4L (CFG_PCI1_IO_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) 443c646bba6SJoe Hamman #define CFG_IBAT4U CFG_DBAT4U 444c646bba6SJoe Hamman 445c646bba6SJoe Hamman /* 446c646bba6SJoe Hamman * BAT5 128K Cacheable, non-guarded 447c646bba6SJoe Hamman * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory) 448c646bba6SJoe Hamman */ 449c646bba6SJoe Hamman #define CFG_DBAT5L (CFG_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) 450c646bba6SJoe Hamman #define CFG_DBAT5U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 451c646bba6SJoe Hamman #define CFG_IBAT5L CFG_DBAT5L 452c646bba6SJoe Hamman #define CFG_IBAT5U CFG_DBAT5U 453c646bba6SJoe Hamman 454c646bba6SJoe Hamman /* 455c646bba6SJoe Hamman * BAT6 32M Cache-inhibited, guarded 456c646bba6SJoe Hamman * 0xfe00_0000 32M FLASH 457c646bba6SJoe Hamman */ 458c646bba6SJoe Hamman #define CFG_DBAT6L ((CFG_FLASH_BASE & 0xfe000000) | BATL_PP_RW \ 459c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 460c646bba6SJoe Hamman #define CFG_DBAT6U ((CFG_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP) 461c646bba6SJoe Hamman #define CFG_IBAT6L ((CFG_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE) 462c646bba6SJoe Hamman #define CFG_IBAT6U CFG_DBAT6U 463c646bba6SJoe Hamman 464c646bba6SJoe Hamman #define CFG_DBAT7L 0x00000000 465c646bba6SJoe Hamman #define CFG_DBAT7U 0x00000000 466c646bba6SJoe Hamman #define CFG_IBAT7L 0x00000000 467c646bba6SJoe Hamman #define CFG_IBAT7U 0x00000000 468c646bba6SJoe Hamman 469c646bba6SJoe Hamman /* 470c646bba6SJoe Hamman * Environment 471c646bba6SJoe Hamman */ 4725a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 473*0e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000) 474*0e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 475*0e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 476c646bba6SJoe Hamman 477c646bba6SJoe Hamman #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 478c646bba6SJoe Hamman #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 479c646bba6SJoe Hamman 480c646bba6SJoe Hamman #include <config_cmd_default.h> 481c646bba6SJoe Hamman #define CONFIG_CMD_PING 482c646bba6SJoe Hamman #define CONFIG_CMD_I2C 4834f93f8b1SBecky Bruce #define CONFIG_CMD_REGINFO 484c646bba6SJoe Hamman 485c646bba6SJoe Hamman #if defined(CONFIG_PCI) 486c646bba6SJoe Hamman #define CONFIG_CMD_PCI 487c646bba6SJoe Hamman #endif 488c646bba6SJoe Hamman 489c646bba6SJoe Hamman #undef CONFIG_WATCHDOG /* watchdog disabled */ 490c646bba6SJoe Hamman 491c646bba6SJoe Hamman /* 492c646bba6SJoe Hamman * Miscellaneous configurable options 493c646bba6SJoe Hamman */ 494c646bba6SJoe Hamman #define CFG_LONGHELP /* undef to save memory */ 495c646bba6SJoe Hamman #define CFG_LOAD_ADDR 0x2000000 /* default load address */ 496c646bba6SJoe Hamman #define CFG_PROMPT "=> " /* Monitor Command Prompt */ 497c646bba6SJoe Hamman 49830b52df9SJon Loeliger #if defined(CONFIG_CMD_KGDB) 499c646bba6SJoe Hamman #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ 500c646bba6SJoe Hamman #else 501c646bba6SJoe Hamman #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 502c646bba6SJoe Hamman #endif 503c646bba6SJoe Hamman 504c646bba6SJoe Hamman #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ 505c646bba6SJoe Hamman #define CFG_MAXARGS 16 /* max number of command args */ 506c646bba6SJoe Hamman #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 507c646bba6SJoe Hamman #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */ 508c646bba6SJoe Hamman 509c646bba6SJoe Hamman /* 510c646bba6SJoe Hamman * For booting Linux, the board info and command line data 511c646bba6SJoe Hamman * have to be in the first 8 MB of memory, since this is 512c646bba6SJoe Hamman * the maximum mapped by the Linux kernel during initialization. 513c646bba6SJoe Hamman */ 514c646bba6SJoe Hamman #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 515c646bba6SJoe Hamman 516c646bba6SJoe Hamman /* Cache Configuration */ 517c646bba6SJoe Hamman #define CFG_DCACHE_SIZE 32768 518c646bba6SJoe Hamman #define CFG_CACHELINE_SIZE 32 51930b52df9SJon Loeliger #if defined(CONFIG_CMD_KGDB) 520c646bba6SJoe Hamman #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/ 521c646bba6SJoe Hamman #endif 522c646bba6SJoe Hamman 523c646bba6SJoe Hamman /* 524c646bba6SJoe Hamman * Internal Definitions 525c646bba6SJoe Hamman * 526c646bba6SJoe Hamman * Boot Flags 527c646bba6SJoe Hamman */ 528c646bba6SJoe Hamman #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 529c646bba6SJoe Hamman #define BOOTFLAG_WARM 0x02 /* Software reboot */ 530c646bba6SJoe Hamman 53130b52df9SJon Loeliger #if defined(CONFIG_CMD_KGDB) 532c646bba6SJoe Hamman #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 533c646bba6SJoe Hamman #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 534c646bba6SJoe Hamman #endif 535c646bba6SJoe Hamman 536c646bba6SJoe Hamman /* 537c646bba6SJoe Hamman * Environment Configuration 538c646bba6SJoe Hamman */ 539c646bba6SJoe Hamman 540c646bba6SJoe Hamman /* The mac addresses for all ethernet interface */ 541c646bba6SJoe Hamman #if defined(CONFIG_TSEC_ENET) 542c646bba6SJoe Hamman #define CONFIG_ETHADDR 02:E0:0C:00:00:01 543c646bba6SJoe Hamman #define CONFIG_ETH1ADDR 02:E0:0C:00:01:FD 544c646bba6SJoe Hamman #define CONFIG_ETH2ADDR 02:E0:0C:00:02:FD 545c646bba6SJoe Hamman #define CONFIG_ETH3ADDR 02:E0:0C:00:03:FD 546c646bba6SJoe Hamman #endif 547c646bba6SJoe Hamman 54810327dc5SAndy Fleming #define CONFIG_HAS_ETH0 1 549c646bba6SJoe Hamman #define CONFIG_HAS_ETH1 1 550c646bba6SJoe Hamman #define CONFIG_HAS_ETH2 1 551c646bba6SJoe Hamman #define CONFIG_HAS_ETH3 1 552c646bba6SJoe Hamman 553c646bba6SJoe Hamman #define CONFIG_IPADDR 192.168.0.50 554c646bba6SJoe Hamman 555c646bba6SJoe Hamman #define CONFIG_HOSTNAME sbc8641d 556c646bba6SJoe Hamman #define CONFIG_ROOTPATH /opt/eldk/ppc_74xx 557c646bba6SJoe Hamman #define CONFIG_BOOTFILE uImage 558c646bba6SJoe Hamman 559c646bba6SJoe Hamman #define CONFIG_SERVERIP 192.168.0.2 560c646bba6SJoe Hamman #define CONFIG_GATEWAYIP 192.168.0.1 561c646bba6SJoe Hamman #define CONFIG_NETMASK 255.255.255.0 562c646bba6SJoe Hamman 563c646bba6SJoe Hamman /* default location for tftp and bootm */ 564c646bba6SJoe Hamman #define CONFIG_LOADADDR 1000000 565c646bba6SJoe Hamman 566c646bba6SJoe Hamman #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 567c646bba6SJoe Hamman #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 568c646bba6SJoe Hamman 569c646bba6SJoe Hamman #define CONFIG_BAUDRATE 115200 570c646bba6SJoe Hamman 571c646bba6SJoe Hamman #define CONFIG_EXTRA_ENV_SETTINGS \ 572c646bba6SJoe Hamman "netdev=eth0\0" \ 573c646bba6SJoe Hamman "consoledev=ttyS0\0" \ 574c646bba6SJoe Hamman "ramdiskaddr=2000000\0" \ 575c646bba6SJoe Hamman "ramdiskfile=uRamdisk\0" \ 576c646bba6SJoe Hamman "dtbaddr=400000\0" \ 577c646bba6SJoe Hamman "dtbfile=sbc8641d.dtb\0" \ 578c646bba6SJoe Hamman "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \ 579c646bba6SJoe Hamman "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \ 580c646bba6SJoe Hamman "maxcpus=1" 581c646bba6SJoe Hamman 582c646bba6SJoe Hamman #define CONFIG_NFSBOOTCOMMAND \ 583c646bba6SJoe Hamman "setenv bootargs root=/dev/nfs rw " \ 584c646bba6SJoe Hamman "nfsroot=$serverip:$rootpath " \ 585c646bba6SJoe Hamman "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 586c646bba6SJoe Hamman "console=$consoledev,$baudrate $othbootargs;" \ 587c646bba6SJoe Hamman "tftp $loadaddr $bootfile;" \ 588c646bba6SJoe Hamman "tftp $dtbaddr $dtbfile;" \ 589c646bba6SJoe Hamman "bootm $loadaddr - $dtbaddr" 590c646bba6SJoe Hamman 591c646bba6SJoe Hamman #define CONFIG_RAMBOOTCOMMAND \ 592c646bba6SJoe Hamman "setenv bootargs root=/dev/ram rw " \ 593c646bba6SJoe Hamman "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 594c646bba6SJoe Hamman "console=$consoledev,$baudrate $othbootargs;" \ 595c646bba6SJoe Hamman "tftp $ramdiskaddr $ramdiskfile;" \ 596c646bba6SJoe Hamman "tftp $loadaddr $bootfile;" \ 597c646bba6SJoe Hamman "tftp $dtbaddr $dtbfile;" \ 598c646bba6SJoe Hamman "bootm $loadaddr $ramdiskaddr $dtbaddr" 599c646bba6SJoe Hamman 600c646bba6SJoe Hamman #define CONFIG_FLASHBOOTCOMMAND \ 601c646bba6SJoe Hamman "setenv bootargs root=/dev/ram rw " \ 602c646bba6SJoe Hamman "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 603c646bba6SJoe Hamman "console=$consoledev,$baudrate $othbootargs;" \ 604c646bba6SJoe Hamman "bootm ffd00000 ffb00000 ffa00000" 605c646bba6SJoe Hamman 606c646bba6SJoe Hamman #define CONFIG_BOOTCOMMAND CONFIG_FLASHBOOTCOMMAND 607c646bba6SJoe Hamman 608c646bba6SJoe Hamman #endif /* __CONFIG_H */ 609