1c646bba6SJoe Hamman /* 2c646bba6SJoe Hamman * Copyright 2007 Wind River Systems <www.windriver.com> 3c646bba6SJoe Hamman * Copyright 2007 Embedded Specialties, Inc. 4c646bba6SJoe Hamman * Joe Hamman <joe.hamman@embeddedspecialties.com> 5c646bba6SJoe Hamman * 6c646bba6SJoe Hamman * Copyright 2006 Freescale Semiconductor. 7c646bba6SJoe Hamman * 8c646bba6SJoe Hamman * Srikanth Srinivasan (srikanth.srinivasan@freescale.com) 9c646bba6SJoe Hamman * 101a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 11c646bba6SJoe Hamman */ 12c646bba6SJoe Hamman 13c646bba6SJoe Hamman /* 14c646bba6SJoe Hamman * SBC8641D board configuration file 15c646bba6SJoe Hamman * 16c646bba6SJoe Hamman * Make sure you change the MAC address and other network params first, 1792ac5208SJoe Hershberger * search for CONFIG_SERVERIP, etc in this file. 18c646bba6SJoe Hamman */ 19c646bba6SJoe Hamman 20c646bba6SJoe Hamman #ifndef __CONFIG_H 21c646bba6SJoe Hamman #define __CONFIG_H 22c646bba6SJoe Hamman 23c646bba6SJoe Hamman /* High Level Configuration Options */ 24c646bba6SJoe Hamman #define CONFIG_SBC8641D 1 /* SBC8641D board specific */ 257649a590SKumar Gala #define CONFIG_MP 1 /* support multiple processors */ 26c646bba6SJoe Hamman #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ 27c646bba6SJoe Hamman 282ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff00000 292ae18241SWolfgang Denk 30c646bba6SJoe Hamman #ifdef RUN_DIAG 316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DIAG_ADDR 0xff800000 32c646bba6SJoe Hamman #endif 33c646bba6SJoe Hamman 346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RESET_ADDRESS 0xfff00100 35c646bba6SJoe Hamman 361266df88SBecky Bruce /* 371266df88SBecky Bruce * virtual address to be used for temporary mappings. There 381266df88SBecky Bruce * should be 128k free at this VA. 391266df88SBecky Bruce */ 401266df88SBecky Bruce #define CONFIG_SYS_SCRATCH_VA 0xe8000000 411266df88SBecky Bruce 427cee1dfdSKumar Gala #define CONFIG_SYS_SRIO 437cee1dfdSKumar Gala #define CONFIG_SRIO1 /* SRIO port 1 */ 447cee1dfdSKumar Gala 45*b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */ 46*b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */ 47cca34967SJoe Hamman #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 48842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 49c646bba6SJoe Hamman 50c646bba6SJoe Hamman #define CONFIG_TSEC_ENET /* tsec ethernet support */ 51c646bba6SJoe Hamman #define CONFIG_ENV_OVERWRITE 52c646bba6SJoe Hamman 534bbfd3e2SPeter Tyser #define CONFIG_BAT_RW 1 /* Use common BAT rw code */ 5423f935c0SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */ 5523f935c0SBecky Bruce 56c646bba6SJoe Hamman #undef CONFIG_SPD_EEPROM /* Do not use SPD EEPROM for DDR setup*/ 57c646bba6SJoe Hamman #undef CONFIG_DDR_ECC /* only for ECC DDR module */ 58c646bba6SJoe Hamman #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 59c646bba6SJoe Hamman #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 60c646bba6SJoe Hamman #define CACHE_LINE_INTERLEAVING 0x20000000 61c646bba6SJoe Hamman #define PAGE_INTERLEAVING 0x21000000 62c646bba6SJoe Hamman #define BANK_INTERLEAVING 0x22000000 63c646bba6SJoe Hamman #define SUPER_BANK_INTERLEAVING 0x23000000 64c646bba6SJoe Hamman 65c646bba6SJoe Hamman #define CONFIG_ALTIVEC 1 66c646bba6SJoe Hamman 67c646bba6SJoe Hamman /* 68c646bba6SJoe Hamman * L2CR setup -- make sure this is right for your board! 69c646bba6SJoe Hamman */ 706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_L2 71c646bba6SJoe Hamman #define L2_INIT 0 72c646bba6SJoe Hamman #define L2_ENABLE (L2CR_L2E) 73c646bba6SJoe Hamman 74c646bba6SJoe Hamman #ifndef CONFIG_SYS_CLK_FREQ 75c646bba6SJoe Hamman #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) 76c646bba6SJoe Hamman #endif 77c646bba6SJoe Hamman 786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ 806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 81c646bba6SJoe Hamman 82c646bba6SJoe Hamman /* 83c646bba6SJoe Hamman * Base addresses -- Note these are effective addresses where the 84c646bba6SJoe Hamman * actual resources get mapped (not physical addresses) 85c646bba6SJoe Hamman */ 866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR 0xf8000000 /* relocated CCSRBAR */ 876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 88c646bba6SJoe Hamman 89f698738eSJon Loeliger #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 90f698738eSJon Loeliger #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0 91ad19e7a5SKumar Gala #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW 92f698738eSJon Loeliger 93c646bba6SJoe Hamman /* 94c646bba6SJoe Hamman * DDR Setup 95c646bba6SJoe Hamman */ 966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */ 976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE2 0x10000000 /* DDR bank 2 */ 986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE2 CONFIG_SYS_DDR_SDRAM_BASE2 1001266df88SBecky Bruce #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */ 101c646bba6SJoe Hamman #define CONFIG_VERY_BIG_RAM 102c646bba6SJoe Hamman 1039bd4e591SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 2 1049bd4e591SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 1059bd4e591SKumar Gala 106c646bba6SJoe Hamman #if defined(CONFIG_SPD_EEPROM) 107c646bba6SJoe Hamman /* 108c646bba6SJoe Hamman * Determine DDR configuration from I2C interface. 109c646bba6SJoe Hamman */ 110c646bba6SJoe Hamman #define SPD_EEPROM_ADDRESS1 0x51 /* DDR DIMM */ 111c646bba6SJoe Hamman #define SPD_EEPROM_ADDRESS2 0x52 /* DDR DIMM */ 112c646bba6SJoe Hamman #define SPD_EEPROM_ADDRESS3 0x53 /* DDR DIMM */ 113c646bba6SJoe Hamman #define SPD_EEPROM_ADDRESS4 0x54 /* DDR DIMM */ 114c646bba6SJoe Hamman 115c646bba6SJoe Hamman #else 116c646bba6SJoe Hamman /* 117c646bba6SJoe Hamman * Manually set up DDR1 & DDR2 parameters 118c646bba6SJoe Hamman */ 119c646bba6SJoe Hamman 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */ 121c646bba6SJoe Hamman 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS1_BNDS 0x00000000 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_BNDS 0x00000000 1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS3_BNDS 0x00000000 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS1_CONFIG 0x00000000 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_CONFIG 0x00000000 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS3_CONFIG 0x00000000 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00220802 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x38377322 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x002040c7 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CFG_1A 0x43008008 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CFG_2 0x24401000 1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1 0x23c00542 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2 0x00000000 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_CTL 0x00000000 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x05080100 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT 0x00000000 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CFG_1B 0xC3008008 143c646bba6SJoe Hamman 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS0_BNDS 0x0010001F 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS1_BNDS 0x00000000 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS2_BNDS 0x00000000 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS3_BNDS 0x00000000 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS0_CONFIG 0x80010102 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS1_CONFIG 0x00000000 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS2_CONFIG 0x00000000 1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CS3_CONFIG 0x00000000 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_EXT_REFRESH 0x00000000 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_TIMING_0 0x00220802 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_TIMING_1 0x38377322 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_TIMING_2 0x002040c7 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CFG_1A 0x43008008 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CFG_2 0x24401000 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_MODE_1 0x23c00542 1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_MODE_2 0x00000000 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_MODE_CTL 0x00000000 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_INTERVAL 0x05080100 1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_DATA_INIT 0x00000000 1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CLK_CTRL 0x03800000 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR2_CFG_1B 0xC3008008 165c646bba6SJoe Hamman 166c646bba6SJoe Hamman #endif 167c646bba6SJoe Hamman 16832628c50SJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_ID_EEPROM 1 169c646bba6SJoe Hamman #define ID_EEPROM_ADDR 0x57 */ 170c646bba6SJoe Hamman 171c646bba6SJoe Hamman /* 172c646bba6SJoe Hamman * The SBC8641D contains 16MB flash space at ff000000. 173c646bba6SJoe Hamman */ 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */ 175c646bba6SJoe Hamman 176c646bba6SJoe Hamman /* Flash */ 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xff001001 /* port size 16bit */ 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff006e65 /* 16MB Boot Flash area */ 179c646bba6SJoe Hamman 180c646bba6SJoe Hamman /* 64KB EEPROM */ 1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0xf0000801 /* port size 16bit */ 1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xffff6e65 /* 64K EEPROM area */ 183c646bba6SJoe Hamman 184c646bba6SJoe Hamman /* EPLD - User switches, board id, LEDs */ 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf1000801 /* port size 16bit */ 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfff06e65 /* EPLD (switches, board ID, LEDs) area */ 187c646bba6SJoe Hamman 188c646bba6SJoe Hamman /* Local bus SDRAM 128MB */ 1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0xe0001861 /* port size ?bit */ 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (1st half) */ 1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR4_PRELIM 0xe4001861 /* port size ?bit */ 1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR4_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (2nd half) */ 193c646bba6SJoe Hamman 194c646bba6SJoe Hamman /* Disk on Chip (DOC) 128MB */ 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR5_PRELIM 0xe8001001 /* port size ?bit */ 1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR5_PRELIM 0xf8006e65 /* 128MB local bus SDRAM area (2nd half) */ 197c646bba6SJoe Hamman 198c646bba6SJoe Hamman /* LCD */ 1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR6_PRELIM 0xf4000801 /* port size ?bit */ 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR6_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */ 201c646bba6SJoe Hamman 202c646bba6SJoe Hamman /* Control logic & misc peripherals */ 2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR7_PRELIM 0xf2000801 /* port size ?bit */ 2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR7_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */ 205c646bba6SJoe Hamman 2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 131 /* sectors per device */ 208c646bba6SJoe Hamman 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 21214d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 213bf9a8c34SBecky Bruce #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */ 214c646bba6SJoe Hamman 21500b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_WRITE_SWAPPED_DATA 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 220c646bba6SJoe Hamman 221c646bba6SJoe Hamman #undef CONFIG_CLOCKS_IN_MHZ 222c646bba6SJoe Hamman 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_INIT_RAM_LOCK 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */ 226c646bba6SJoe Hamman #else 2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */ 228c646bba6SJoe Hamman #endif 229553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 230c646bba6SJoe Hamman 23125ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 233c646bba6SJoe Hamman 234ecdc3df6SPaul Gortmaker #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 2357229c3c7SPaul Gortmaker #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 236c646bba6SJoe Hamman 237c646bba6SJoe Hamman /* Serial Port */ 238c646bba6SJoe Hamman #define CONFIG_CONS_INDEX 1 2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 242c646bba6SJoe Hamman 2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 244c646bba6SJoe Hamman {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 245c646bba6SJoe Hamman 2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 248c646bba6SJoe Hamman 249c646bba6SJoe Hamman /* 250c646bba6SJoe Hamman * I2C 251c646bba6SJoe Hamman */ 25200f792e0SHeiko Schocher #define CONFIG_SYS_I2C 25300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 25400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 25500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 25600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3100 25700f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 258c646bba6SJoe Hamman 259c646bba6SJoe Hamman /* 260c646bba6SJoe Hamman * RapidIO MMU 261c646bba6SJoe Hamman */ 2627cee1dfdSKumar Gala #define CONFIG_SYS_SRIO1_MEM_BASE 0xc0000000 /* base address */ 2637cee1dfdSKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BASE 2647cee1dfdSKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */ 265c646bba6SJoe Hamman 266c646bba6SJoe Hamman /* 267c646bba6SJoe Hamman * General PCI 268c646bba6SJoe Hamman * Addresses are mapped 1-1. 269c646bba6SJoe Hamman */ 27046f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 27146f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS 27246f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT CONFIG_SYS_PCIE1_MEM_BUS 27346f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 27446f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0xe2000000 27546f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS CONFIG_SYS_PCIE1_IO_BUS 27646f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT CONFIG_SYS_PCIE1_IO_BUS 27746f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE 0x1000000 /* 16M */ 278c646bba6SJoe Hamman 27946f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 28046f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS 28146f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT CONFIG_SYS_PCIE2_MEM_BUS 28246f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 28346f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0xe3000000 28446f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS CONFIG_SYS_PCIE2_IO_BUS 28546f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT CONFIG_SYS_PCIE2_IO_BUS 28646f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE 0x1000000 /* 16M */ 287c646bba6SJoe Hamman 288c646bba6SJoe Hamman #if defined(CONFIG_PCI) 289c646bba6SJoe Hamman 290c646bba6SJoe Hamman #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 291c646bba6SJoe Hamman 292c646bba6SJoe Hamman #undef CONFIG_EEPRO100 293c646bba6SJoe Hamman #undef CONFIG_TULIP 294c646bba6SJoe Hamman 295c646bba6SJoe Hamman #if !defined(CONFIG_PCI_PNP) 296c646bba6SJoe Hamman #define PCI_ENET0_IOADDR 0xe0000000 297c646bba6SJoe Hamman #define PCI_ENET0_MEMADDR 0xe0000000 298c646bba6SJoe Hamman #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 299c646bba6SJoe Hamman #endif 300c646bba6SJoe Hamman 301c646bba6SJoe Hamman #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 302c646bba6SJoe Hamman 303c646bba6SJoe Hamman #undef CONFIG_SCSI_AHCI 304c646bba6SJoe Hamman 305c646bba6SJoe Hamman #ifdef CONFIG_SCSI_AHCI 306c646bba6SJoe Hamman #define CONFIG_SATA_ULI5288 3076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN 1 3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 311c646bba6SJoe Hamman #endif 312c646bba6SJoe Hamman 313c646bba6SJoe Hamman #endif /* CONFIG_PCI */ 314c646bba6SJoe Hamman 315c646bba6SJoe Hamman #if defined(CONFIG_TSEC_ENET) 316c646bba6SJoe Hamman 317c646bba6SJoe Hamman /* #define CONFIG_MII 1 */ /* MII PHY management */ 318c646bba6SJoe Hamman 319c646bba6SJoe Hamman #define CONFIG_TSEC1 1 320c646bba6SJoe Hamman #define CONFIG_TSEC1_NAME "eTSEC1" 321c646bba6SJoe Hamman #define CONFIG_TSEC2 1 322c646bba6SJoe Hamman #define CONFIG_TSEC2_NAME "eTSEC2" 323c646bba6SJoe Hamman #define CONFIG_TSEC3 1 324c646bba6SJoe Hamman #define CONFIG_TSEC3_NAME "eTSEC3" 325c646bba6SJoe Hamman #define CONFIG_TSEC4 1 326c646bba6SJoe Hamman #define CONFIG_TSEC4_NAME "eTSEC4" 327c646bba6SJoe Hamman 328c646bba6SJoe Hamman #define TSEC1_PHY_ADDR 0x1F 329c646bba6SJoe Hamman #define TSEC2_PHY_ADDR 0x00 330c646bba6SJoe Hamman #define TSEC3_PHY_ADDR 0x01 331c646bba6SJoe Hamman #define TSEC4_PHY_ADDR 0x02 332c646bba6SJoe Hamman #define TSEC1_PHYIDX 0 333c646bba6SJoe Hamman #define TSEC2_PHYIDX 0 334c646bba6SJoe Hamman #define TSEC3_PHYIDX 0 335c646bba6SJoe Hamman #define TSEC4_PHYIDX 0 3363a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 3373a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 3383a79013eSAndy Fleming #define TSEC3_FLAGS TSEC_GIGABIT 3393a79013eSAndy Fleming #define TSEC4_FLAGS TSEC_GIGABIT 340c646bba6SJoe Hamman 3416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TBIPA_VALUE 0x1e /* Set TBI address not to conflict with TSEC1_PHY_ADDR */ 342c646bba6SJoe Hamman 343c646bba6SJoe Hamman #define CONFIG_ETHPRIME "eTSEC1" 344c646bba6SJoe Hamman 345c646bba6SJoe Hamman #endif /* CONFIG_TSEC_ENET */ 346c646bba6SJoe Hamman 347c646bba6SJoe Hamman /* 348c646bba6SJoe Hamman * BAT0 2G Cacheable, non-guarded 349c646bba6SJoe Hamman * 0x0000_0000 2G DDR 350c646bba6SJoe Hamman */ 3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) 3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP) 3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE ) 3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U 355c646bba6SJoe Hamman 356c646bba6SJoe Hamman /* 357c646bba6SJoe Hamman * BAT1 1G Cache-inhibited, guarded 358c646bba6SJoe Hamman * 0x8000_0000 512M PCI-Express 1 Memory 359c646bba6SJoe Hamman * 0xa000_0000 512M PCI-Express 2 Memory 360c646bba6SJoe Hamman * Changed it for operating from 0xd0000000 361c646bba6SJoe Hamman */ 36246f3e385SKumar Gala #define CONFIG_SYS_DBAT1L ( CONFIG_SYS_PCIE1_MEM_PHYS | BATL_PP_RW \ 363c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 36446f3e385SKumar Gala #define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_256M | BATU_VS | BATU_VP) 36546f3e385SKumar Gala #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCIE1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U 367c646bba6SJoe Hamman 368c646bba6SJoe Hamman /* 369c646bba6SJoe Hamman * BAT2 512M Cache-inhibited, guarded 370c646bba6SJoe Hamman * 0xc000_0000 512M RapidIO Memory 371c646bba6SJoe Hamman */ 3727cee1dfdSKumar Gala #define CONFIG_SYS_DBAT2L (CONFIG_SYS_SRIO1_MEM_BASE | BATL_PP_RW \ 373c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 3747cee1dfdSKumar Gala #define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M | BATU_VS | BATU_VP) 3757cee1dfdSKumar Gala #define CONFIG_SYS_IBAT2L (CONFIG_SYS_SRIO1_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) 3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U 377c646bba6SJoe Hamman 378c646bba6SJoe Hamman /* 379c646bba6SJoe Hamman * BAT3 4M Cache-inhibited, guarded 380c646bba6SJoe Hamman * 0xf800_0000 4M CCSR 381c646bba6SJoe Hamman */ 3826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L ( CONFIG_SYS_CCSRBAR | BATL_PP_RW \ 383c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 3846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP) 3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT) 3866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U 387c646bba6SJoe Hamman 388f698738eSJon Loeliger #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR) 389f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 390f698738eSJon Loeliger | BATL_PP_RW | BATL_CACHEINHIBIT \ 391f698738eSJon Loeliger | BATL_GUARDEDSTORAGE) 392f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \ 393f698738eSJon Loeliger | BATU_BL_1M | BATU_VS | BATU_VP) 394f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 395f698738eSJon Loeliger | BATL_PP_RW | BATL_CACHEINHIBIT) 396f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU 397f698738eSJon Loeliger #endif 398f698738eSJon Loeliger 399c646bba6SJoe Hamman /* 400c646bba6SJoe Hamman * BAT4 32M Cache-inhibited, guarded 401c646bba6SJoe Hamman * 0xe200_0000 16M PCI-Express 1 I/O 402c646bba6SJoe Hamman * 0xe300_0000 16M PCI-Express 2 I/0 403c646bba6SJoe Hamman * Note that this is at 0xe0000000 404c646bba6SJoe Hamman */ 40546f3e385SKumar Gala #define CONFIG_SYS_DBAT4L ( CONFIG_SYS_PCIE1_IO_PHYS | BATL_PP_RW \ 406c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 40746f3e385SKumar Gala #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_32M | BATU_VS | BATU_VP) 40846f3e385SKumar Gala #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 4096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U 410c646bba6SJoe Hamman 411c646bba6SJoe Hamman /* 412c646bba6SJoe Hamman * BAT5 128K Cacheable, non-guarded 413c646bba6SJoe Hamman * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory) 414c646bba6SJoe Hamman */ 4156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) 4166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 4176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L 4186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U 419c646bba6SJoe Hamman 420c646bba6SJoe Hamman /* 421c646bba6SJoe Hamman * BAT6 32M Cache-inhibited, guarded 422c646bba6SJoe Hamman * 0xfe00_0000 32M FLASH 423c646bba6SJoe Hamman */ 4246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW \ 425c646bba6SJoe Hamman | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP) 4276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE) 4286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U 429c646bba6SJoe Hamman 430bf9a8c34SBecky Bruce /* Map the last 1M of flash where we're running from reset */ 431bf9a8c34SBecky Bruce #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 432bf9a8c34SBecky Bruce | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 43314d0a02aSWolfgang Denk #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP) 434bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 435bf9a8c34SBecky Bruce | BATL_MEMCOHERENCE) 436bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY 437bf9a8c34SBecky Bruce 4386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L 0x00000000 4396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U 0x00000000 4406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L 0x00000000 4416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U 0x00000000 442c646bba6SJoe Hamman 443c646bba6SJoe Hamman /* 444c646bba6SJoe Hamman * Environment 445c646bba6SJoe Hamman */ 446ecdc3df6SPaul Gortmaker #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 44771d55116SPaul Gortmaker #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k(one sector) for env */ 4480e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 449c646bba6SJoe Hamman 450c646bba6SJoe Hamman #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 452c646bba6SJoe Hamman 453c646bba6SJoe Hamman #undef CONFIG_WATCHDOG /* watchdog disabled */ 454c646bba6SJoe Hamman 455c646bba6SJoe Hamman /* 456c646bba6SJoe Hamman * Miscellaneous configurable options 457c646bba6SJoe Hamman */ 4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 4596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 46073f75507SPaul Gortmaker #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 461c646bba6SJoe Hamman 462c646bba6SJoe Hamman /* 463c646bba6SJoe Hamman * For booting Linux, the board info and command line data 464c646bba6SJoe Hamman * have to be in the first 8 MB of memory, since this is 465c646bba6SJoe Hamman * the maximum mapped by the Linux kernel during initialization. 466c646bba6SJoe Hamman */ 4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 468c646bba6SJoe Hamman 469c646bba6SJoe Hamman /* Cache Configuration */ 4706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DCACHE_SIZE 32768 4716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE 32 47230b52df9SJon Loeliger #if defined(CONFIG_CMD_KGDB) 4736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/ 474c646bba6SJoe Hamman #endif 475c646bba6SJoe Hamman 47630b52df9SJon Loeliger #if defined(CONFIG_CMD_KGDB) 477c646bba6SJoe Hamman #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 478c646bba6SJoe Hamman #endif 479c646bba6SJoe Hamman 480c646bba6SJoe Hamman /* 481c646bba6SJoe Hamman * Environment Configuration 482c646bba6SJoe Hamman */ 483c646bba6SJoe Hamman 48410327dc5SAndy Fleming #define CONFIG_HAS_ETH0 1 485c646bba6SJoe Hamman #define CONFIG_HAS_ETH1 1 486c646bba6SJoe Hamman #define CONFIG_HAS_ETH2 1 487c646bba6SJoe Hamman #define CONFIG_HAS_ETH3 1 488c646bba6SJoe Hamman 489c646bba6SJoe Hamman #define CONFIG_IPADDR 192.168.0.50 490c646bba6SJoe Hamman 491c646bba6SJoe Hamman #define CONFIG_HOSTNAME sbc8641d 4928b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/eldk/ppc_74xx" 493b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 494c646bba6SJoe Hamman 495c646bba6SJoe Hamman #define CONFIG_SERVERIP 192.168.0.2 496c646bba6SJoe Hamman #define CONFIG_GATEWAYIP 192.168.0.1 497c646bba6SJoe Hamman #define CONFIG_NETMASK 255.255.255.0 498c646bba6SJoe Hamman 499c646bba6SJoe Hamman /* default location for tftp and bootm */ 500c646bba6SJoe Hamman #define CONFIG_LOADADDR 1000000 501c646bba6SJoe Hamman 502c646bba6SJoe Hamman #define CONFIG_EXTRA_ENV_SETTINGS \ 503c646bba6SJoe Hamman "netdev=eth0\0" \ 504c646bba6SJoe Hamman "consoledev=ttyS0\0" \ 505c646bba6SJoe Hamman "ramdiskaddr=2000000\0" \ 506c646bba6SJoe Hamman "ramdiskfile=uRamdisk\0" \ 507c646bba6SJoe Hamman "dtbaddr=400000\0" \ 508c646bba6SJoe Hamman "dtbfile=sbc8641d.dtb\0" \ 509c646bba6SJoe Hamman "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \ 510c646bba6SJoe Hamman "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \ 511c646bba6SJoe Hamman "maxcpus=1" 512c646bba6SJoe Hamman 513c646bba6SJoe Hamman #define CONFIG_NFSBOOTCOMMAND \ 514c646bba6SJoe Hamman "setenv bootargs root=/dev/nfs rw " \ 515c646bba6SJoe Hamman "nfsroot=$serverip:$rootpath " \ 516c646bba6SJoe Hamman "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 517c646bba6SJoe Hamman "console=$consoledev,$baudrate $othbootargs;" \ 518c646bba6SJoe Hamman "tftp $loadaddr $bootfile;" \ 519c646bba6SJoe Hamman "tftp $dtbaddr $dtbfile;" \ 520c646bba6SJoe Hamman "bootm $loadaddr - $dtbaddr" 521c646bba6SJoe Hamman 522c646bba6SJoe Hamman #define CONFIG_RAMBOOTCOMMAND \ 523c646bba6SJoe Hamman "setenv bootargs root=/dev/ram rw " \ 524c646bba6SJoe Hamman "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 525c646bba6SJoe Hamman "console=$consoledev,$baudrate $othbootargs;" \ 526c646bba6SJoe Hamman "tftp $ramdiskaddr $ramdiskfile;" \ 527c646bba6SJoe Hamman "tftp $loadaddr $bootfile;" \ 528c646bba6SJoe Hamman "tftp $dtbaddr $dtbfile;" \ 529c646bba6SJoe Hamman "bootm $loadaddr $ramdiskaddr $dtbaddr" 530c646bba6SJoe Hamman 531c646bba6SJoe Hamman #define CONFIG_FLASHBOOTCOMMAND \ 532c646bba6SJoe Hamman "setenv bootargs root=/dev/ram rw " \ 533c646bba6SJoe Hamman "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 534c646bba6SJoe Hamman "console=$consoledev,$baudrate $othbootargs;" \ 535c646bba6SJoe Hamman "bootm ffd00000 ffb00000 ffa00000" 536c646bba6SJoe Hamman 537c646bba6SJoe Hamman #define CONFIG_BOOTCOMMAND CONFIG_FLASHBOOTCOMMAND 538c646bba6SJoe Hamman 539c646bba6SJoe Hamman #endif /* __CONFIG_H */ 540