1 /* 2 * Copyright 2007 Wind River Systems <www.windriver.com> 3 * Copyright 2007 Embedded Specialties, Inc. 4 * Copyright 2004, 2007 Freescale Semiconductor. 5 * 6 * See file CREDITS for list of people who contributed to this 7 * project. 8 * 9 * This program is free software; you can redistribute it and/or 10 * modify it under the terms of the GNU General Public License as 11 * published by the Free Software Foundation; either version 2 of 12 * the License, or (at your option) any later version. 13 * 14 * This program is distributed in the hope that it will be useful, 15 * but WITHOUT ANY WARRANTY; without even the implied warranty of 16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17 * GNU General Public License for more details. 18 * 19 * You should have received a copy of the GNU General Public License 20 * along with this program; if not, write to the Free Software 21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 22 * MA 02111-1307 USA 23 */ 24 25 /* 26 * sbc8548 board configuration file 27 * 28 * Please refer to doc/README.sbc85xx for more info. 29 * 30 */ 31 #ifndef __CONFIG_H 32 #define __CONFIG_H 33 34 /* High Level Configuration Options */ 35 #define CONFIG_BOOKE 1 /* BOOKE */ 36 #define CONFIG_E500 1 /* BOOKE e500 family */ 37 #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */ 38 #define CONFIG_MPC8548 1 /* MPC8548 specific */ 39 #define CONFIG_SBC8548 1 /* SBC8548 board specific */ 40 41 #undef CONFIG_PCI /* enable any pci type devices */ 42 #undef CONFIG_PCI1 /* PCI controller 1 */ 43 #undef CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */ 44 #undef CONFIG_RIO 45 #undef CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 46 47 #define CONFIG_TSEC_ENET /* tsec ethernet support */ 48 #define CONFIG_ENV_OVERWRITE 49 50 #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ 51 52 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 53 54 #define CONFIG_SYS_CLK_FREQ 66000000 /* SBC8548 default SYSCLK */ 55 56 /* 57 * These can be toggled for performance analysis, otherwise use default. 58 */ 59 #define CONFIG_L2_CACHE /* toggle L2 cache */ 60 #define CONFIG_BTB /* toggle branch predition */ 61 62 /* 63 * Only possible on E500 Version 2 or newer cores. 64 */ 65 #define CONFIG_ENABLE_36BIT_PHYS 1 66 67 #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 68 69 #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 70 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 71 #define CONFIG_SYS_MEMTEST_END 0x00400000 72 73 /* 74 * Base addresses -- Note these are effective addresses where the 75 * actual resources get mapped (not physical addresses) 76 */ 77 #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 78 #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 79 #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */ 80 #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 81 82 #define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000) 83 #define CONFIG_SYS_PCI2_ADDR (CONFIG_SYS_CCSRBAR+0x9000) 84 #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000) 85 86 /* DDR Setup */ 87 #define CONFIG_FSL_DDR2 88 #undef CONFIG_FSL_DDR_INTERACTIVE 89 #undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 90 #undef CONFIG_DDR_SPD 91 #undef CONFIG_DDR_ECC /* only for ECC DDR module */ 92 93 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 94 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 95 96 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 97 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 98 #define CONFIG_VERY_BIG_RAM 99 100 #define CONFIG_NUM_DDR_CONTROLLERS 1 101 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 102 #define CONFIG_CHIP_SELECTS_PER_CTRL 2 103 104 /* I2C addresses of SPD EEPROMs */ 105 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 106 107 /* 108 * Make sure required options are set 109 */ 110 #ifndef CONFIG_SPD_EEPROM 111 #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ 112 #endif 113 114 #undef CONFIG_CLOCKS_IN_MHZ 115 116 /* 117 * FLASH on the Local Bus 118 * Two banks, one 8MB the other 64MB, using the CFI driver. 119 * Boot from BR0/OR0 bank at 0xff80_0000 120 * Alternate BR6/OR6 bank at 0xfb80_0000 121 * 122 * BR0: 123 * Base address 0 = 0xff80_0000 = BR0[0:16] = 1111 1111 1000 0000 0 124 * Port Size = 8 bits = BRx[19:20] = 01 125 * Use GPCM = BRx[24:26] = 000 126 * Valid = BRx[31] = 1 127 * 128 * 0 4 8 12 16 20 24 28 129 * 1111 1111 1000 0000 0000 1000 0000 0001 = ff800801 BR0 130 * 131 * BR6: 132 * Base address 6 = 0xfb80_0000 = BR6[0:16] = 1111 1011 1000 0000 0 133 * Port Size = 32 bits = BRx[19:20] = 11 134 * Use GPCM = BRx[24:26] = 000 135 * Valid = BRx[31] = 1 136 * 137 * 0 4 8 12 16 20 24 28 138 * 1111 1011 1000 0000 0001 1000 0000 0001 = fb801801 BR6 139 * 140 * OR0: 141 * Addr Mask = 8M = OR1[0:16] = 1111 1111 1000 0000 0 142 * XAM = OR0[17:18] = 11 143 * CSNT = OR0[20] = 1 144 * ACS = half cycle delay = OR0[21:22] = 11 145 * SCY = 6 = OR0[24:27] = 0110 146 * TRLX = use relaxed timing = OR0[29] = 1 147 * EAD = use external address latch delay = OR0[31] = 1 148 * 149 * 0 4 8 12 16 20 24 28 150 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR0 151 * 152 * OR6: 153 * Addr Mask = 64M = OR6[0:16] = 1111 1000 0000 0000 0 154 * XAM = OR6[17:18] = 11 155 * CSNT = OR6[20] = 1 156 * ACS = half cycle delay = OR6[21:22] = 11 157 * SCY = 6 = OR6[24:27] = 0110 158 * TRLX = use relaxed timing = OR6[29] = 1 159 * EAD = use external address latch delay = OR6[31] = 1 160 * 161 * 0 4 8 12 16 20 24 28 162 * 1111 1000 0000 0000 0110 1110 0110 0101 = f8006e65 OR6 163 */ 164 165 #define CONFIG_SYS_BOOT_BLOCK 0xff800000 /* start of 8MB Flash */ 166 #define CONFIG_SYS_ALT_FLASH 0xfb800000 /* 64MB "user" flash */ 167 #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_BOOT_BLOCK /* start of FLASH 16M */ 168 169 #define CONFIG_SYS_BR0_PRELIM 0xff800801 170 #define CONFIG_SYS_BR6_PRELIM 0xfb801801 171 172 #define CONFIG_SYS_OR0_PRELIM 0xff806e65 173 #define CONFIG_SYS_OR6_PRELIM 0xf8006e65 174 175 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, \ 176 CONFIG_SYS_ALT_FLASH} 177 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 178 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */ 179 #undef CONFIG_SYS_FLASH_CHECKSUM 180 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 181 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 182 183 #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 184 185 #define CONFIG_FLASH_CFI_DRIVER 186 #define CONFIG_SYS_FLASH_CFI 187 #define CONFIG_SYS_FLASH_EMPTY_INFO 188 189 /* CS5 = Local bus peripherals controlled by the EPLD */ 190 191 #define CONFIG_SYS_BR5_PRELIM 0xf8000801 192 #define CONFIG_SYS_OR5_PRELIM 0xff006e65 193 #define CONFIG_SYS_EPLD_BASE 0xf8000000 194 #define CONFIG_SYS_LED_DISP_BASE 0xf8000000 195 #define CONFIG_SYS_USER_SWITCHES_BASE 0xf8100000 196 #define CONFIG_SYS_BD_REV 0xf8300000 197 #define CONFIG_SYS_EEPROM_BASE 0xf8b00000 198 199 /* 200 * SDRAM on the Local Bus (CS3 and CS4) 201 */ 202 #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 203 #define CONFIG_SYS_LBC_SDRAM_SIZE 128 /* LBC SDRAM is 128MB */ 204 205 /* 206 * Base Register 3 and Option Register 3 configure the 1st 1/2 SDRAM. 207 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 208 * 209 * For BR3, need: 210 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 211 * port-size = 32-bits = BR2[19:20] = 11 212 * no parity checking = BR2[21:22] = 00 213 * SDRAM for MSEL = BR2[24:26] = 011 214 * Valid = BR[31] = 1 215 * 216 * 0 4 8 12 16 20 24 28 217 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 218 * 219 */ 220 221 #define CONFIG_SYS_BR3_PRELIM 0xf0001861 222 223 /* 224 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 225 * 226 * For OR3, need: 227 * 64MB mask for AM, OR3[0:7] = 1111 1100 228 * XAM, OR3[17:18] = 11 229 * 10 columns OR3[19-21] = 011 230 * 12 rows OR3[23-25] = 011 231 * EAD set for extra time OR[31] = 0 232 * 233 * 0 4 8 12 16 20 24 28 234 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0 235 */ 236 237 #define CONFIG_SYS_OR3_PRELIM 0xfc006cc0 238 239 /* 240 * Base Register 4 and Option Register 4 configure the 2nd 1/2 SDRAM. 241 * The base address, (SDRAM_BASE + 1/2*SIZE), is 0xf4000000. 242 * 243 * For BR4, need: 244 * Base address of 0xf4000000 = BR[0:16] = 1111 0100 0000 0000 0 245 * port-size = 32-bits = BR2[19:20] = 11 246 * no parity checking = BR2[21:22] = 00 247 * SDRAM for MSEL = BR2[24:26] = 011 248 * Valid = BR[31] = 1 249 * 250 * 0 4 8 12 16 20 24 28 251 * 1111 0000 0000 0000 0001 1000 0110 0001 = f4001861 252 * 253 */ 254 255 #define CONFIG_SYS_BR4_PRELIM 0xf4001861 256 257 /* 258 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 259 * 260 * For OR4, need: 261 * 64MB mask for AM, OR3[0:7] = 1111 1100 262 * XAM, OR3[17:18] = 11 263 * 10 columns OR3[19-21] = 011 264 * 12 rows OR3[23-25] = 011 265 * EAD set for extra time OR[31] = 0 266 * 267 * 0 4 8 12 16 20 24 28 268 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0 269 */ 270 271 #define CONFIG_SYS_OR4_PRELIM 0xfc006cc0 272 273 #define CONFIG_SYS_LBC_LCRR 0x00000002 /* LB clock ratio reg */ 274 #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 275 #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 276 #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 277 278 /* 279 * Common settings for all Local Bus SDRAM commands. 280 * At run time, either BSMA1516 (for CPU 1.1) 281 * or BSMA1617 (for CPU 1.0) (old) 282 * is OR'ed in too. 283 */ 284 #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \ 285 | LSDMR_PRETOACT7 \ 286 | LSDMR_ACTTORW7 \ 287 | LSDMR_BL8 \ 288 | LSDMR_WRC4 \ 289 | LSDMR_CL3 \ 290 | LSDMR_RFEN \ 291 ) 292 293 #define CONFIG_SYS_INIT_RAM_LOCK 1 294 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 295 #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */ 296 297 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */ 298 299 #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ 300 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 301 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 302 303 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 304 #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 305 306 /* Serial Port */ 307 #define CONFIG_CONS_INDEX 1 308 #undef CONFIG_SERIAL_SOFTWARE_FIFO 309 #define CONFIG_SYS_NS16550 310 #define CONFIG_SYS_NS16550_SERIAL 311 #define CONFIG_SYS_NS16550_REG_SIZE 1 312 #define CONFIG_SYS_NS16550_CLK 400000000 /* get_bus_freq(0) */ 313 314 #define CONFIG_SYS_BAUDRATE_TABLE \ 315 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 316 317 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 318 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 319 320 /* Use the HUSH parser */ 321 #define CONFIG_SYS_HUSH_PARSER 322 #ifdef CONFIG_SYS_HUSH_PARSER 323 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 324 #endif 325 326 /* pass open firmware flat tree */ 327 #define CONFIG_OF_LIBFDT 1 328 #define CONFIG_OF_BOARD_SETUP 1 329 #define CONFIG_OF_STDOUT_VIA_ALIAS 1 330 331 /* 332 * I2C 333 */ 334 #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 335 #define CONFIG_HARD_I2C /* I2C with hardware support*/ 336 #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 337 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 338 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 339 #define CONFIG_SYS_I2C_SLAVE 0x7F 340 #define CONFIG_SYS_I2C_OFFSET 0x3000 341 342 /* 343 * General PCI 344 * Memory space is mapped 1-1, but I/O space must start from 0. 345 */ 346 #define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */ 347 348 #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 349 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 350 #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 351 #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 352 #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 353 #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 354 355 #ifdef CONFIG_PCI2 356 #define CONFIG_SYS_PCI2_MEM_BASE 0xa0000000 357 #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE 358 #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */ 359 #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 360 #define CONFIG_SYS_PCI2_IO_PHYS 0xe2800000 361 #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ 362 #endif 363 364 #ifdef CONFIG_PCIE1 365 #define CONFIG_SYS_PCIE1_MEM_BASE 0xa0000000 366 #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BASE 367 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 368 #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 369 #define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000 370 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */ 371 #endif 372 373 #ifdef CONFIG_RIO 374 /* 375 * RapidIO MMU 376 */ 377 #define CONFIG_SYS_RIO_MEM_BASE 0xC0000000 378 #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */ 379 #endif 380 381 #if defined(CONFIG_PCI) 382 383 #define CONFIG_NET_MULTI 384 #define CONFIG_PCI_PNP /* do pci plug-and-play */ 385 386 #undef CONFIG_EEPRO100 387 #undef CONFIG_TULIP 388 389 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 390 391 #endif /* CONFIG_PCI */ 392 393 394 #if defined(CONFIG_TSEC_ENET) 395 396 #ifndef CONFIG_NET_MULTI 397 #define CONFIG_NET_MULTI 1 398 #endif 399 400 #define CONFIG_MII 1 /* MII PHY management */ 401 #define CONFIG_TSEC1 1 402 #define CONFIG_TSEC1_NAME "eTSEC0" 403 #define CONFIG_TSEC2 1 404 #define CONFIG_TSEC2_NAME "eTSEC1" 405 #undef CONFIG_MPC85XX_FEC 406 407 #define TSEC1_PHY_ADDR 0x19 408 #define TSEC2_PHY_ADDR 0x1a 409 410 #define TSEC1_PHYIDX 0 411 #define TSEC2_PHYIDX 0 412 413 #define TSEC1_FLAGS TSEC_GIGABIT 414 #define TSEC2_FLAGS TSEC_GIGABIT 415 416 /* Options are: eTSEC[0-3] */ 417 #define CONFIG_ETHPRIME "eTSEC0" 418 #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ 419 #endif /* CONFIG_TSEC_ENET */ 420 421 /* 422 * Environment 423 */ 424 #define CONFIG_ENV_IS_IN_FLASH 1 425 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 426 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 427 #define CONFIG_ENV_SIZE 0x2000 428 429 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 430 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 431 432 /* 433 * BOOTP options 434 */ 435 #define CONFIG_BOOTP_BOOTFILESIZE 436 #define CONFIG_BOOTP_BOOTPATH 437 #define CONFIG_BOOTP_GATEWAY 438 #define CONFIG_BOOTP_HOSTNAME 439 440 441 /* 442 * Command line configuration. 443 */ 444 #include <config_cmd_default.h> 445 446 #define CONFIG_CMD_PING 447 #define CONFIG_CMD_I2C 448 #define CONFIG_CMD_MII 449 #define CONFIG_CMD_ELF 450 451 #if defined(CONFIG_PCI) 452 #define CONFIG_CMD_PCI 453 #endif 454 455 456 #undef CONFIG_WATCHDOG /* watchdog disabled */ 457 458 /* 459 * Miscellaneous configurable options 460 */ 461 #define CONFIG_CMDLINE_EDITING /* undef to save memory */ 462 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 463 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 464 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 465 #if defined(CONFIG_CMD_KGDB) 466 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 467 #else 468 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 469 #endif 470 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 471 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 472 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 473 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 474 475 /* 476 * For booting Linux, the board info and command line data 477 * have to be in the first 8 MB of memory, since this is 478 * the maximum mapped by the Linux kernel during initialization. 479 */ 480 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 481 482 /* 483 * Internal Definitions 484 * 485 * Boot Flags 486 */ 487 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 488 #define BOOTFLAG_WARM 0x02 /* Software reboot */ 489 490 #if defined(CONFIG_CMD_KGDB) 491 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 492 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 493 #endif 494 495 /* 496 * Environment Configuration 497 */ 498 499 /* The mac addresses for all ethernet interface */ 500 #if defined(CONFIG_TSEC_ENET) 501 #define CONFIG_HAS_ETH0 502 #define CONFIG_ETHADDR 02:E0:0C:00:00:FD 503 #define CONFIG_HAS_ETH1 504 #define CONFIG_ETH1ADDR 02:E0:0C:00:01:FD 505 #endif 506 507 #define CONFIG_IPADDR 192.168.0.55 508 509 #define CONFIG_HOSTNAME sbc8548 510 #define CONFIG_ROOTPATH /opt/eldk/ppc_85xx 511 #define CONFIG_BOOTFILE /uImage 512 #define CONFIG_UBOOTPATH /u-boot.bin /* TFTP server */ 513 514 #define CONFIG_SERVERIP 192.168.0.2 515 #define CONFIG_GATEWAYIP 192.168.0.1 516 #define CONFIG_NETMASK 255.255.255.0 517 518 #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/ 519 520 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 521 #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 522 523 #define CONFIG_BAUDRATE 115200 524 525 #define CONFIG_EXTRA_ENV_SETTINGS \ 526 "netdev=eth0\0" \ 527 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 528 "tftpflash=tftpboot $loadaddr $uboot; " \ 529 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \ 530 "erase " MK_STR(TEXT_BASE) " +$filesize; " \ 531 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \ 532 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \ 533 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \ 534 "consoledev=ttyS0\0" \ 535 "ramdiskaddr=2000000\0" \ 536 "ramdiskfile=uRamdisk\0" \ 537 "fdtaddr=c00000\0" \ 538 "fdtfile=sbc8548.dtb\0" 539 540 #define CONFIG_NFSBOOTCOMMAND \ 541 "setenv bootargs root=/dev/nfs rw " \ 542 "nfsroot=$serverip:$rootpath " \ 543 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 544 "console=$consoledev,$baudrate $othbootargs;" \ 545 "tftp $loadaddr $bootfile;" \ 546 "tftp $fdtaddr $fdtfile;" \ 547 "bootm $loadaddr - $fdtaddr" 548 549 550 #define CONFIG_RAMBOOTCOMMAND \ 551 "setenv bootargs root=/dev/ram rw " \ 552 "console=$consoledev,$baudrate $othbootargs;" \ 553 "tftp $ramdiskaddr $ramdiskfile;" \ 554 "tftp $loadaddr $bootfile;" \ 555 "tftp $fdtaddr $fdtfile;" \ 556 "bootm $loadaddr $ramdiskaddr $fdtaddr" 557 558 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND 559 560 #endif /* __CONFIG_H */ 561