xref: /rk3399_rockchip-uboot/include/configs/sbc8548.h (revision e2b159d0070ee06e4ac7e2f9381d3e8e542e614a)
19e3ed392SJoe Hamman /*
29e3ed392SJoe Hamman  * Copyright 2007 Wind River Systems <www.windriver.com>
39e3ed392SJoe Hamman  * Copyright 2007 Embedded Specialties, Inc.
49e3ed392SJoe Hamman  * Copyright 2004, 2007 Freescale Semiconductor.
59e3ed392SJoe Hamman  *
69e3ed392SJoe Hamman  * See file CREDITS for list of people who contributed to this
79e3ed392SJoe Hamman  * project.
89e3ed392SJoe Hamman  *
99e3ed392SJoe Hamman  * This program is free software; you can redistribute it and/or
109e3ed392SJoe Hamman  * modify it under the terms of the GNU General Public License as
119e3ed392SJoe Hamman  * published by the Free Software Foundation; either version 2 of
129e3ed392SJoe Hamman  * the License, or (at your option) any later version.
139e3ed392SJoe Hamman  *
149e3ed392SJoe Hamman  * This program is distributed in the hope that it will be useful,
159e3ed392SJoe Hamman  * but WITHOUT ANY WARRANTY; without even the implied warranty of
169e3ed392SJoe Hamman  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
179e3ed392SJoe Hamman  * GNU General Public License for more details.
189e3ed392SJoe Hamman  *
199e3ed392SJoe Hamman  * You should have received a copy of the GNU General Public License
209e3ed392SJoe Hamman  * along with this program; if not, write to the Free Software
219e3ed392SJoe Hamman  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
229e3ed392SJoe Hamman  * MA 02111-1307 USA
239e3ed392SJoe Hamman  */
249e3ed392SJoe Hamman 
259e3ed392SJoe Hamman /*
269e3ed392SJoe Hamman  * sbc8548 board configuration file
279e3ed392SJoe Hamman  *
289e3ed392SJoe Hamman  * Please refer to doc/README.sbc85xx for more info.
299e3ed392SJoe Hamman  *
309e3ed392SJoe Hamman  */
319e3ed392SJoe Hamman #ifndef __CONFIG_H
329e3ed392SJoe Hamman #define __CONFIG_H
339e3ed392SJoe Hamman 
349e3ed392SJoe Hamman /* High Level Configuration Options */
359e3ed392SJoe Hamman #define CONFIG_BOOKE		1	/* BOOKE */
369e3ed392SJoe Hamman #define CONFIG_E500		1	/* BOOKE e500 family */
379e3ed392SJoe Hamman #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41/48 */
389e3ed392SJoe Hamman #define CONFIG_MPC8548		1	/* MPC8548 specific */
399e3ed392SJoe Hamman #define CONFIG_SBC8548		1	/* SBC8548 board specific */
409e3ed392SJoe Hamman 
419e3ed392SJoe Hamman #undef CONFIG_PCI		/* enable any pci type devices */
429e3ed392SJoe Hamman #undef CONFIG_PCI1		/* PCI controller 1 */
439e3ed392SJoe Hamman #undef CONFIG_PCIE1		/* PCIE controler 1 (slot 1) */
449e3ed392SJoe Hamman #undef CONFIG_RIO
459e3ed392SJoe Hamman #undef CONFIG_PCI2
469e3ed392SJoe Hamman #undef CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
479e3ed392SJoe Hamman 
489e3ed392SJoe Hamman #define CONFIG_TSEC_ENET		/* tsec ethernet support */
499e3ed392SJoe Hamman #define CONFIG_ENV_OVERWRITE
509e3ed392SJoe Hamman #undef CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
519e3ed392SJoe Hamman #define CONFIG_DDR_DLL			/* possible DLL fix needed */
529e3ed392SJoe Hamman #define CONFIG_DDR_2T_TIMING		/* Sets the 2T timing bit */
539e3ed392SJoe Hamman 
549e3ed392SJoe Hamman #undef CONFIG_DDR_ECC			/* only for ECC DDR module */
559e3ed392SJoe Hamman #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
569e3ed392SJoe Hamman #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
579e3ed392SJoe Hamman #define CONFIG_INTERRUPTS		/* enable pci, srio, ddr interrupts */
589e3ed392SJoe Hamman 
59*e2b159d0SKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
609e3ed392SJoe Hamman 
619e3ed392SJoe Hamman #define MPC85xx_DDR_SDRAM_CLK_CNTL	/* 85xx has clock control reg */
629e3ed392SJoe Hamman 
639e3ed392SJoe Hamman #define CONFIG_SYS_CLK_FREQ	66000000 /* SBC8548 default SYSCLK */
649e3ed392SJoe Hamman 
659e3ed392SJoe Hamman /*
669e3ed392SJoe Hamman  * These can be toggled for performance analysis, otherwise use default.
679e3ed392SJoe Hamman  */
689e3ed392SJoe Hamman #define CONFIG_L2_CACHE			/* toggle L2 cache */
699e3ed392SJoe Hamman #define CONFIG_BTB			/* toggle branch predition */
709e3ed392SJoe Hamman #define CONFIG_ADDR_STREAMING		/* toggle addr streaming */
719e3ed392SJoe Hamman #define CONFIG_CLEAR_LAW0		/* Clear LAW0 in cpu_init_r */
729e3ed392SJoe Hamman 
739e3ed392SJoe Hamman /*
749e3ed392SJoe Hamman  * Only possible on E500 Version 2 or newer cores.
759e3ed392SJoe Hamman  */
769e3ed392SJoe Hamman #define CONFIG_ENABLE_36BIT_PHYS	1
779e3ed392SJoe Hamman 
789e3ed392SJoe Hamman #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
799e3ed392SJoe Hamman 
809e3ed392SJoe Hamman #undef	CFG_DRAM_TEST			/* memory test, takes time */
819e3ed392SJoe Hamman #define CFG_MEMTEST_START	0x00200000	/* memtest works on */
829e3ed392SJoe Hamman #define CFG_MEMTEST_END		0x00400000
839e3ed392SJoe Hamman 
849e3ed392SJoe Hamman /*
859e3ed392SJoe Hamman  * Base addresses -- Note these are effective addresses where the
869e3ed392SJoe Hamman  * actual resources get mapped (not physical addresses)
879e3ed392SJoe Hamman  */
889e3ed392SJoe Hamman #define CFG_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
899e3ed392SJoe Hamman #define CFG_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
909e3ed392SJoe Hamman #define CFG_IMMR		CFG_CCSRBAR	/* PQII uses CFG_IMMR */
919e3ed392SJoe Hamman 
929e3ed392SJoe Hamman #define CFG_PCI1_ADDR	(CFG_CCSRBAR+0x8000)
939e3ed392SJoe Hamman #define CFG_PCI2_ADDR	(CFG_CCSRBAR+0x9000)
949e3ed392SJoe Hamman #define CFG_PCIE1_ADDR	(CFG_CCSRBAR+0xa000)
959e3ed392SJoe Hamman 
969e3ed392SJoe Hamman /*
979e3ed392SJoe Hamman  * DDR Setup
989e3ed392SJoe Hamman  */
999e3ed392SJoe Hamman #define CFG_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
1009e3ed392SJoe Hamman #define CFG_SDRAM_BASE		CFG_DDR_SDRAM_BASE
1019e3ed392SJoe Hamman 
1029e3ed392SJoe Hamman #define SPD_EEPROM_ADDRESS	0x51		/* DDR DIMM */
1039e3ed392SJoe Hamman 
1049e3ed392SJoe Hamman /*
1059e3ed392SJoe Hamman  * Make sure required options are set
1069e3ed392SJoe Hamman  */
1079e3ed392SJoe Hamman #ifndef CONFIG_SPD_EEPROM
1089e3ed392SJoe Hamman 	#define CFG_SDRAM_SIZE	256		/* DDR is 256MB */
1099e3ed392SJoe Hamman #endif
1109e3ed392SJoe Hamman 
1119e3ed392SJoe Hamman #undef CONFIG_CLOCKS_IN_MHZ
1129e3ed392SJoe Hamman 
1139e3ed392SJoe Hamman /*
1149e3ed392SJoe Hamman  * FLASH on the Local Bus
1159e3ed392SJoe Hamman  * Two banks, one 8MB the other 64MB, using the CFI driver.
1169e3ed392SJoe Hamman  * Boot from BR0/OR0 bank at 0xff80_0000
1179e3ed392SJoe Hamman  * Alternate BR6/OR6 bank at 0xfb80_0000
1189e3ed392SJoe Hamman  *
1199e3ed392SJoe Hamman  * BR0:
1209e3ed392SJoe Hamman  *    Base address 0 = 0xff80_0000 = BR0[0:16] = 1111 1111 1000 0000 0
1219e3ed392SJoe Hamman  *    Port Size = 8 bits = BRx[19:20] = 01
1229e3ed392SJoe Hamman  *    Use GPCM = BRx[24:26] = 000
1239e3ed392SJoe Hamman  *    Valid = BRx[31] = 1
1249e3ed392SJoe Hamman  *
1259e3ed392SJoe Hamman  * 0    4    8    12   16   20   24   28
1269e3ed392SJoe Hamman  * 1111 1111 1000 0000 0000 1000 0000 0001 = ff800801    BR0
1279e3ed392SJoe Hamman  *
1289e3ed392SJoe Hamman  * BR6:
1299e3ed392SJoe Hamman  *    Base address 6 = 0xfb80_0000 = BR6[0:16] = 1111 1011 1000 0000 0
1309e3ed392SJoe Hamman  *    Port Size = 32 bits = BRx[19:20] = 11
1319e3ed392SJoe Hamman  *    Use GPCM = BRx[24:26] = 000
1329e3ed392SJoe Hamman  *    Valid = BRx[31] = 1
1339e3ed392SJoe Hamman  *
1349e3ed392SJoe Hamman  * 0    4    8    12   16   20   24   28
1359e3ed392SJoe Hamman  * 1111 1011 1000 0000 0001 1000 0000 0001 = fb801801    BR6
1369e3ed392SJoe Hamman  *
1379e3ed392SJoe Hamman  * OR0:
1389e3ed392SJoe Hamman  *    Addr Mask = 8M = OR1[0:16] = 1111 1111 1000 0000 0
1399e3ed392SJoe Hamman  *    XAM = OR0[17:18] = 11
1409e3ed392SJoe Hamman  *    CSNT = OR0[20] = 1
1419e3ed392SJoe Hamman  *    ACS = half cycle delay = OR0[21:22] = 11
1429e3ed392SJoe Hamman  *    SCY = 6 = OR0[24:27] = 0110
1439e3ed392SJoe Hamman  *    TRLX = use relaxed timing = OR0[29] = 1
1449e3ed392SJoe Hamman  *    EAD = use external address latch delay = OR0[31] = 1
1459e3ed392SJoe Hamman  *
1469e3ed392SJoe Hamman  * 0    4    8    12   16   20   24   28
1479e3ed392SJoe Hamman  * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65    OR0
1489e3ed392SJoe Hamman  *
1499e3ed392SJoe Hamman  * OR6:
1509e3ed392SJoe Hamman  *    Addr Mask = 64M = OR6[0:16] = 1111 1100 0000 0000 0
1519e3ed392SJoe Hamman  *    XAM = OR6[17:18] = 11
1529e3ed392SJoe Hamman  *    CSNT = OR6[20] = 1
1539e3ed392SJoe Hamman  *    ACS = half cycle delay = OR6[21:22] = 11
1549e3ed392SJoe Hamman  *    SCY = 6 = OR6[24:27] = 0110
1559e3ed392SJoe Hamman  *    TRLX = use relaxed timing = OR6[29] = 1
1569e3ed392SJoe Hamman  *    EAD = use external address latch delay = OR6[31] = 1
1579e3ed392SJoe Hamman  *
1589e3ed392SJoe Hamman  * 0    4    8    12   16   20   24   28
1599e3ed392SJoe Hamman  * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65    OR6
1609e3ed392SJoe Hamman  */
1619e3ed392SJoe Hamman 
1629e3ed392SJoe Hamman #define CFG_BOOT_BLOCK		0xff800000	/* start of 8MB Flash */
1639e3ed392SJoe Hamman #define CFG_FLASH_BASE		CFG_BOOT_BLOCK	/* start of FLASH 16M */
1649e3ed392SJoe Hamman 
1659e3ed392SJoe Hamman #define CFG_BR0_PRELIM		0xff800801
1669e3ed392SJoe Hamman #define CFG_BR6_PRELIM		0xfb801801
1679e3ed392SJoe Hamman 
1689e3ed392SJoe Hamman #define	CFG_OR0_PRELIM		0xff806e65
1699e3ed392SJoe Hamman #define	CFG_OR6_PRELIM		0xfc006e65
1709e3ed392SJoe Hamman 
1719e3ed392SJoe Hamman #define CFG_FLASH_BANKS_LIST	{0xff800000, CFG_FLASH_BASE}
1729e3ed392SJoe Hamman #define CFG_MAX_FLASH_BANKS	1		/* number of banks */
1739e3ed392SJoe Hamman #define CFG_MAX_FLASH_SECT	128		/* sectors per device */
1749e3ed392SJoe Hamman #undef	CFG_FLASH_CHECKSUM
1759e3ed392SJoe Hamman #define CFG_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
1769e3ed392SJoe Hamman #define CFG_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
1779e3ed392SJoe Hamman 
1789e3ed392SJoe Hamman #define CFG_MONITOR_BASE    	TEXT_BASE	/* start of monitor */
1799e3ed392SJoe Hamman 
1809e3ed392SJoe Hamman #define CFG_FLASH_CFI_DRIVER
1819e3ed392SJoe Hamman #define CFG_FLASH_CFI
1829e3ed392SJoe Hamman #define CFG_FLASH_EMPTY_INFO
1839e3ed392SJoe Hamman 
1849e3ed392SJoe Hamman /* CS5 = Local bus peripherals controlled by the EPLD */
1859e3ed392SJoe Hamman 
1869e3ed392SJoe Hamman #define CFG_BR5_PRELIM		0xf8000801
1879e3ed392SJoe Hamman #define CFG_OR5_PRELIM		0xff006e65
1889e3ed392SJoe Hamman #define CFG_EPLD_BASE		0xf8000000
1899e3ed392SJoe Hamman #define CFG_LED_DISP_BASE	0xf8000000
1909e3ed392SJoe Hamman #define CFG_USER_SWITCHES_BASE	0xf8100000
1919e3ed392SJoe Hamman #define CFG_BD_REV		0xf8300000
1929e3ed392SJoe Hamman #define CFG_EEPROM_BASE		0xf8b00000
1939e3ed392SJoe Hamman 
1949e3ed392SJoe Hamman /*
1959e3ed392SJoe Hamman  * SDRAM on the Local Bus
1969e3ed392SJoe Hamman  */
1979e3ed392SJoe Hamman #define CFG_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
1989e3ed392SJoe Hamman #define CFG_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
1999e3ed392SJoe Hamman 
2009e3ed392SJoe Hamman /*
2019e3ed392SJoe Hamman  * Base Register 3 and Option Register 3 configure SDRAM.
2029e3ed392SJoe Hamman  * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
2039e3ed392SJoe Hamman  *
2049e3ed392SJoe Hamman  * For BR3, need:
2059e3ed392SJoe Hamman  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
2069e3ed392SJoe Hamman  *    port-size = 32-bits = BR2[19:20] = 11
2079e3ed392SJoe Hamman  *    no parity checking = BR2[21:22] = 00
2089e3ed392SJoe Hamman  *    SDRAM for MSEL = BR2[24:26] = 011
2099e3ed392SJoe Hamman  *    Valid = BR[31] = 1
2109e3ed392SJoe Hamman  *
2119e3ed392SJoe Hamman  * 0    4    8    12   16   20   24   28
2129e3ed392SJoe Hamman  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
2139e3ed392SJoe Hamman  *
2149e3ed392SJoe Hamman  */
2159e3ed392SJoe Hamman 
2169e3ed392SJoe Hamman #define CFG_BR3_PRELIM		0xf0001861
2179e3ed392SJoe Hamman 
2189e3ed392SJoe Hamman /*
2199e3ed392SJoe Hamman  * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
2209e3ed392SJoe Hamman  *
2219e3ed392SJoe Hamman  * For OR3, need:
2229e3ed392SJoe Hamman  *    64MB mask for AM, OR3[0:7] = 1111 1100
2239e3ed392SJoe Hamman  *		   XAM, OR3[17:18] = 11
2249e3ed392SJoe Hamman  *    10 columns OR3[19-21] = 011
2259e3ed392SJoe Hamman  *    12 rows   OR3[23-25] = 011
2269e3ed392SJoe Hamman  *    EAD set for extra time OR[31] = 0
2279e3ed392SJoe Hamman  *
2289e3ed392SJoe Hamman  * 0    4    8    12   16   20   24   28
2299e3ed392SJoe Hamman  * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
2309e3ed392SJoe Hamman  */
2319e3ed392SJoe Hamman 
2329e3ed392SJoe Hamman #define CFG_OR3_PRELIM		0xfc006cc0
2339e3ed392SJoe Hamman 
2349e3ed392SJoe Hamman #define CFG_LBC_LCRR		0x00000002    /* LB clock ratio reg */
2359e3ed392SJoe Hamman #define CFG_LBC_LBCR		0x00000000    /* LB config reg */
2369e3ed392SJoe Hamman #define CFG_LBC_LSRT		0x20000000  /* LB sdram refresh timer */
2379e3ed392SJoe Hamman #define CFG_LBC_MRTPR		0x00000000  /* LB refresh timer prescal*/
2389e3ed392SJoe Hamman 
2399e3ed392SJoe Hamman /*
2409e3ed392SJoe Hamman  * LSDMR masks
2419e3ed392SJoe Hamman  */
2429e3ed392SJoe Hamman #define CFG_LBC_LSDMR_RFEN	(1 << (31 -  1))
2439e3ed392SJoe Hamman #define CFG_LBC_LSDMR_BSMA1516	(3 << (31 - 10))
2449e3ed392SJoe Hamman #define CFG_LBC_LSDMR_BSMA1617	(4 << (31 - 10))
2459e3ed392SJoe Hamman #define CFG_LBC_LSDMR_RFCR16	(7 << (31 - 16))
2469e3ed392SJoe Hamman #define CFG_LBC_LSDMR_PRETOACT7	(7 << (31 - 19))
2479e3ed392SJoe Hamman #define CFG_LBC_LSDMR_ACTTORW7	(7 << (31 - 22))
2489e3ed392SJoe Hamman #define CFG_LBC_LSDMR_ACTTORW6	(6 << (31 - 22))
2499e3ed392SJoe Hamman #define CFG_LBC_LSDMR_BL8	(1 << (31 - 23))
2509e3ed392SJoe Hamman #define CFG_LBC_LSDMR_WRC4	(0 << (31 - 27))
2519e3ed392SJoe Hamman #define CFG_LBC_LSDMR_CL3	(3 << (31 - 31))
2529e3ed392SJoe Hamman 
2539e3ed392SJoe Hamman #define CFG_LBC_LSDMR_OP_NORMAL	(0 << (31 - 4))
2549e3ed392SJoe Hamman #define CFG_LBC_LSDMR_OP_ARFRSH	(1 << (31 - 4))
2559e3ed392SJoe Hamman #define CFG_LBC_LSDMR_OP_SRFRSH	(2 << (31 - 4))
2569e3ed392SJoe Hamman #define CFG_LBC_LSDMR_OP_MRW	(3 << (31 - 4))
2579e3ed392SJoe Hamman #define CFG_LBC_LSDMR_OP_PRECH	(4 << (31 - 4))
2589e3ed392SJoe Hamman #define CFG_LBC_LSDMR_OP_PCHALL	(5 << (31 - 4))
2599e3ed392SJoe Hamman #define CFG_LBC_LSDMR_OP_ACTBNK	(6 << (31 - 4))
2609e3ed392SJoe Hamman #define CFG_LBC_LSDMR_OP_RWINV	(7 << (31 - 4))
2619e3ed392SJoe Hamman 
2629e3ed392SJoe Hamman /*
2639e3ed392SJoe Hamman  * Common settings for all Local Bus SDRAM commands.
2649e3ed392SJoe Hamman  * At run time, either BSMA1516 (for CPU 1.1)
2659e3ed392SJoe Hamman  *                  or BSMA1617 (for CPU 1.0) (old)
2669e3ed392SJoe Hamman  * is OR'ed in too.
2679e3ed392SJoe Hamman  */
2689e3ed392SJoe Hamman #define CFG_LBC_LSDMR_COMMON	( CFG_LBC_LSDMR_RFCR16		\
2699e3ed392SJoe Hamman 				| CFG_LBC_LSDMR_PRETOACT7	\
2709e3ed392SJoe Hamman 				| CFG_LBC_LSDMR_ACTTORW7	\
2719e3ed392SJoe Hamman 				| CFG_LBC_LSDMR_BL8		\
2729e3ed392SJoe Hamman 				| CFG_LBC_LSDMR_WRC4		\
2739e3ed392SJoe Hamman 				| CFG_LBC_LSDMR_CL3		\
2749e3ed392SJoe Hamman 				| CFG_LBC_LSDMR_RFEN		\
2759e3ed392SJoe Hamman 				)
2769e3ed392SJoe Hamman 
2779e3ed392SJoe Hamman #define CONFIG_L1_INIT_RAM
2789e3ed392SJoe Hamman #define CFG_INIT_RAM_LOCK	1
2799e3ed392SJoe Hamman #define CFG_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
2809e3ed392SJoe Hamman #define CFG_INIT_RAM_END	0x4000		/* End of used area in RAM */
2819e3ed392SJoe Hamman 
2829e3ed392SJoe Hamman #define CFG_INIT_L2_ADDR	0xf8f80000	/* relocate boot L2SRAM */
2839e3ed392SJoe Hamman 
2849e3ed392SJoe Hamman #define CFG_GBL_DATA_SIZE	128		/* num bytes initial data */
2859e3ed392SJoe Hamman #define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
2869e3ed392SJoe Hamman #define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET
2879e3ed392SJoe Hamman 
2889e3ed392SJoe Hamman #define CFG_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
2899e3ed392SJoe Hamman #define CFG_MALLOC_LEN		(128 * 1024)	/* Reserved for malloc */
2909e3ed392SJoe Hamman 
2919e3ed392SJoe Hamman /* Serial Port */
2929e3ed392SJoe Hamman #define CONFIG_CONS_INDEX	1
2939e3ed392SJoe Hamman #undef	CONFIG_SERIAL_SOFTWARE_FIFO
2949e3ed392SJoe Hamman #define CFG_NS16550
2959e3ed392SJoe Hamman #define CFG_NS16550_SERIAL
2969e3ed392SJoe Hamman #define CFG_NS16550_REG_SIZE	1
2979e3ed392SJoe Hamman #define CFG_NS16550_CLK		400000000 /* get_bus_freq(0) */
2989e3ed392SJoe Hamman 
2999e3ed392SJoe Hamman #define CFG_BAUDRATE_TABLE \
3009e3ed392SJoe Hamman 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
3019e3ed392SJoe Hamman 
3029e3ed392SJoe Hamman #define CFG_NS16550_COM1	(CFG_CCSRBAR+0x4500)
3039e3ed392SJoe Hamman #define CFG_NS16550_COM2	(CFG_CCSRBAR+0x4600)
3049e3ed392SJoe Hamman 
3059e3ed392SJoe Hamman /* Use the HUSH parser */
3069e3ed392SJoe Hamman #define CFG_HUSH_PARSER
3079e3ed392SJoe Hamman #ifdef	CFG_HUSH_PARSER
3089e3ed392SJoe Hamman #define CFG_PROMPT_HUSH_PS2 "> "
3099e3ed392SJoe Hamman #endif
3109e3ed392SJoe Hamman 
3119e3ed392SJoe Hamman /* pass open firmware flat tree */
3129e3ed392SJoe Hamman #define CONFIG_OF_LIBFDT		1
3139e3ed392SJoe Hamman #define CONFIG_OF_BOARD_SETUP		1
3149e3ed392SJoe Hamman #define CONFIG_OF_STDOUT_VIA_ALIAS	1
3159e3ed392SJoe Hamman 
3169e3ed392SJoe Hamman /*
3179e3ed392SJoe Hamman  * I2C
3189e3ed392SJoe Hamman  */
3199e3ed392SJoe Hamman #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
3209e3ed392SJoe Hamman #define CONFIG_HARD_I2C		/* I2C with hardware support*/
3219e3ed392SJoe Hamman #undef	CONFIG_SOFT_I2C		/* I2C bit-banged */
3229e3ed392SJoe Hamman #define CFG_I2C_SPEED		400000	/* I2C speed and slave address */
3239e3ed392SJoe Hamman #define CFG_I2C_EEPROM_ADDR	0x50
3249e3ed392SJoe Hamman #define CFG_I2C_SLAVE		0x7F
3259e3ed392SJoe Hamman #define CFG_I2C_OFFSET		0x3000
3269e3ed392SJoe Hamman 
3279e3ed392SJoe Hamman /*
3289e3ed392SJoe Hamman  * General PCI
3299e3ed392SJoe Hamman  * Memory space is mapped 1-1, but I/O space must start from 0.
3309e3ed392SJoe Hamman  */
3319e3ed392SJoe Hamman #define CFG_PCI_PHYS		0x80000000	/* 1G PCI TLB */
3329e3ed392SJoe Hamman 
3339e3ed392SJoe Hamman #define CFG_PCI1_MEM_BASE	0x80000000
3349e3ed392SJoe Hamman #define CFG_PCI1_MEM_PHYS	CFG_PCI1_MEM_BASE
3359e3ed392SJoe Hamman #define CFG_PCI1_MEM_SIZE	0x20000000	/* 512M */
3369e3ed392SJoe Hamman #define CFG_PCI1_IO_BASE	0x00000000
3379e3ed392SJoe Hamman #define CFG_PCI1_IO_PHYS	0xe2000000
3389e3ed392SJoe Hamman #define CFG_PCI1_IO_SIZE	0x00100000	/* 1M */
3399e3ed392SJoe Hamman 
3409e3ed392SJoe Hamman #ifdef CONFIG_PCI2
3419e3ed392SJoe Hamman #define CFG_PCI2_MEM_BASE	0xa0000000
3429e3ed392SJoe Hamman #define CFG_PCI2_MEM_PHYS	CFG_PCI2_MEM_BASE
3439e3ed392SJoe Hamman #define CFG_PCI2_MEM_SIZE	0x20000000	/* 512M */
3449e3ed392SJoe Hamman #define CFG_PCI2_IO_BASE	0x00000000
3459e3ed392SJoe Hamman #define CFG_PCI2_IO_PHYS	0xe2800000
3469e3ed392SJoe Hamman #define CFG_PCI2_IO_SIZE	0x00100000	/* 1M */
3479e3ed392SJoe Hamman #endif
3489e3ed392SJoe Hamman 
3499e3ed392SJoe Hamman #ifdef CONFIG_PCIE1
3509e3ed392SJoe Hamman #define CFG_PCIE1_MEM_BASE	0xa0000000
3519e3ed392SJoe Hamman #define CFG_PCIE1_MEM_PHYS	CFG_PCIE1_MEM_BASE
3529e3ed392SJoe Hamman #define CFG_PCIE1_MEM_SIZE	0x20000000	/* 512M */
3539e3ed392SJoe Hamman #define CFG_PCIE1_IO_BASE	0x00000000
3549e3ed392SJoe Hamman #define CFG_PCIE1_IO_PHYS	0xe3000000
3559e3ed392SJoe Hamman #define CFG_PCIE1_IO_SIZE	0x00100000	/*   1M */
3569e3ed392SJoe Hamman #endif
3579e3ed392SJoe Hamman 
3589e3ed392SJoe Hamman #ifdef CONFIG_RIO
3599e3ed392SJoe Hamman /*
3609e3ed392SJoe Hamman  * RapidIO MMU
3619e3ed392SJoe Hamman  */
3629e3ed392SJoe Hamman #define CFG_RIO_MEM_BASE	0xC0000000
3639e3ed392SJoe Hamman #define CFG_RIO_MEM_SIZE	0x20000000	/* 512M */
3649e3ed392SJoe Hamman #endif
3659e3ed392SJoe Hamman 
3669e3ed392SJoe Hamman #ifdef CONFIG_LEGACY
3679e3ed392SJoe Hamman #define BRIDGE_ID 17
3689e3ed392SJoe Hamman #define VIA_ID 2
3699e3ed392SJoe Hamman #else
3709e3ed392SJoe Hamman #define BRIDGE_ID 28
3719e3ed392SJoe Hamman #define VIA_ID 4
3729e3ed392SJoe Hamman #endif
3739e3ed392SJoe Hamman 
3749e3ed392SJoe Hamman #if defined(CONFIG_PCI)
3759e3ed392SJoe Hamman 
3769e3ed392SJoe Hamman #define CONFIG_NET_MULTI
3779e3ed392SJoe Hamman #define CONFIG_PCI_PNP			/* do pci plug-and-play */
3789e3ed392SJoe Hamman 
3799e3ed392SJoe Hamman #undef CONFIG_EEPRO100
3809e3ed392SJoe Hamman #undef CONFIG_TULIP
3819e3ed392SJoe Hamman 
3829e3ed392SJoe Hamman #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
3839e3ed392SJoe Hamman 
3849e3ed392SJoe Hamman /* PCI view of System Memory */
3859e3ed392SJoe Hamman #define CFG_PCI_MEMORY_BUS	0x00000000
3869e3ed392SJoe Hamman #define CFG_PCI_MEMORY_PHYS	0x00000000
3879e3ed392SJoe Hamman #define CFG_PCI_MEMORY_SIZE	0x80000000
3889e3ed392SJoe Hamman 
3899e3ed392SJoe Hamman #endif	/* CONFIG_PCI */
3909e3ed392SJoe Hamman 
3919e3ed392SJoe Hamman 
3929e3ed392SJoe Hamman #if defined(CONFIG_TSEC_ENET)
3939e3ed392SJoe Hamman 
3949e3ed392SJoe Hamman #ifndef CONFIG_NET_MULTI
3959e3ed392SJoe Hamman #define CONFIG_NET_MULTI	1
3969e3ed392SJoe Hamman #endif
3979e3ed392SJoe Hamman 
3989e3ed392SJoe Hamman #define CONFIG_MII		1	/* MII PHY management */
3999e3ed392SJoe Hamman #define CONFIG_TSEC1	1
4009e3ed392SJoe Hamman #define CONFIG_TSEC1_NAME	"eTSEC0"
4019e3ed392SJoe Hamman #define CONFIG_TSEC2	1
4029e3ed392SJoe Hamman #define CONFIG_TSEC2_NAME	"eTSEC1"
4039e3ed392SJoe Hamman #define CONFIG_TSEC3	1
4049e3ed392SJoe Hamman #define CONFIG_TSEC3_NAME	"eTSEC2"
4059e3ed392SJoe Hamman #define CONFIG_TSEC4
4069e3ed392SJoe Hamman #define CONFIG_TSEC4_NAME	"eTSEC3"
4079e3ed392SJoe Hamman #undef CONFIG_MPC85XX_FEC
4089e3ed392SJoe Hamman 
4099e3ed392SJoe Hamman #define TSEC1_PHY_ADDR		0
4109e3ed392SJoe Hamman #define TSEC2_PHY_ADDR		1
4119e3ed392SJoe Hamman #define TSEC3_PHY_ADDR		2
4129e3ed392SJoe Hamman #define TSEC4_PHY_ADDR		3
4139e3ed392SJoe Hamman 
4149e3ed392SJoe Hamman #define TSEC1_PHYIDX		0
4159e3ed392SJoe Hamman #define TSEC2_PHYIDX		0
4169e3ed392SJoe Hamman #define TSEC3_PHYIDX		0
4179e3ed392SJoe Hamman #define TSEC4_PHYIDX		0
4189e3ed392SJoe Hamman #define TSEC1_FLAGS		TSEC_GIGABIT
4199e3ed392SJoe Hamman #define TSEC2_FLAGS		TSEC_GIGABIT
4209e3ed392SJoe Hamman #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4219e3ed392SJoe Hamman #define TSEC4_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4229e3ed392SJoe Hamman 
4239e3ed392SJoe Hamman /* Options are: eTSEC[0-3] */
4249e3ed392SJoe Hamman #define CONFIG_ETHPRIME		"eTSEC0"
4259e3ed392SJoe Hamman #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
4269e3ed392SJoe Hamman #endif	/* CONFIG_TSEC_ENET */
4279e3ed392SJoe Hamman 
4289e3ed392SJoe Hamman /*
4299e3ed392SJoe Hamman  * Environment
4309e3ed392SJoe Hamman  */
4319e3ed392SJoe Hamman #define CFG_ENV_IS_IN_FLASH	1
4329e3ed392SJoe Hamman #define CFG_ENV_ADDR		(CFG_MONITOR_BASE + 0x40000)
4339e3ed392SJoe Hamman #define CFG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
4349e3ed392SJoe Hamman #define CFG_ENV_SIZE		0x2000
4359e3ed392SJoe Hamman 
4369e3ed392SJoe Hamman #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
4379e3ed392SJoe Hamman #define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
4389e3ed392SJoe Hamman 
4399e3ed392SJoe Hamman /*
4409e3ed392SJoe Hamman  * BOOTP options
4419e3ed392SJoe Hamman  */
4429e3ed392SJoe Hamman #define CONFIG_BOOTP_BOOTFILESIZE
4439e3ed392SJoe Hamman #define CONFIG_BOOTP_BOOTPATH
4449e3ed392SJoe Hamman #define CONFIG_BOOTP_GATEWAY
4459e3ed392SJoe Hamman #define CONFIG_BOOTP_HOSTNAME
4469e3ed392SJoe Hamman 
4479e3ed392SJoe Hamman 
4489e3ed392SJoe Hamman /*
4499e3ed392SJoe Hamman  * Command line configuration.
4509e3ed392SJoe Hamman  */
4519e3ed392SJoe Hamman #include <config_cmd_default.h>
4529e3ed392SJoe Hamman 
4539e3ed392SJoe Hamman #define CONFIG_CMD_PING
4549e3ed392SJoe Hamman #define CONFIG_CMD_I2C
4559e3ed392SJoe Hamman #define CONFIG_CMD_MII
4569e3ed392SJoe Hamman #define CONFIG_CMD_ELF
4579e3ed392SJoe Hamman 
4589e3ed392SJoe Hamman #if defined(CONFIG_PCI)
4599e3ed392SJoe Hamman     #define CONFIG_CMD_PCI
4609e3ed392SJoe Hamman #endif
4619e3ed392SJoe Hamman 
4629e3ed392SJoe Hamman 
4639e3ed392SJoe Hamman #undef CONFIG_WATCHDOG			/* watchdog disabled */
4649e3ed392SJoe Hamman 
4659e3ed392SJoe Hamman /*
4669e3ed392SJoe Hamman  * Miscellaneous configurable options
4679e3ed392SJoe Hamman  */
4689e3ed392SJoe Hamman #define CFG_LONGHELP			/* undef to save memory	*/
4699e3ed392SJoe Hamman #define CFG_LOAD_ADDR	0x2000000	/* default load address */
4709e3ed392SJoe Hamman #define CFG_PROMPT	"=> "		/* Monitor Command Prompt */
4719e3ed392SJoe Hamman #if defined(CONFIG_CMD_KGDB)
4729e3ed392SJoe Hamman #define CFG_CBSIZE	1024		/* Console I/O Buffer Size */
4739e3ed392SJoe Hamman #else
4749e3ed392SJoe Hamman #define CFG_CBSIZE	256		/* Console I/O Buffer Size */
4759e3ed392SJoe Hamman #endif
4769e3ed392SJoe Hamman #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
4779e3ed392SJoe Hamman #define CFG_MAXARGS	16		/* max number of command args */
4789e3ed392SJoe Hamman #define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size */
4799e3ed392SJoe Hamman #define CFG_HZ		1000		/* decrementer freq: 1ms ticks */
4809e3ed392SJoe Hamman 
4819e3ed392SJoe Hamman /*
4829e3ed392SJoe Hamman  * For booting Linux, the board info and command line data
4839e3ed392SJoe Hamman  * have to be in the first 8 MB of memory, since this is
4849e3ed392SJoe Hamman  * the maximum mapped by the Linux kernel during initialization.
4859e3ed392SJoe Hamman  */
4869e3ed392SJoe Hamman #define CFG_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
4879e3ed392SJoe Hamman 
4889e3ed392SJoe Hamman /*
4899e3ed392SJoe Hamman  * Internal Definitions
4909e3ed392SJoe Hamman  *
4919e3ed392SJoe Hamman  * Boot Flags
4929e3ed392SJoe Hamman  */
4939e3ed392SJoe Hamman #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
4949e3ed392SJoe Hamman #define BOOTFLAG_WARM	0x02		/* Software reboot */
4959e3ed392SJoe Hamman 
4969e3ed392SJoe Hamman #if defined(CONFIG_CMD_KGDB)
4979e3ed392SJoe Hamman #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
4989e3ed392SJoe Hamman #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
4999e3ed392SJoe Hamman #endif
5009e3ed392SJoe Hamman 
5019e3ed392SJoe Hamman /*
5029e3ed392SJoe Hamman  * Environment Configuration
5039e3ed392SJoe Hamman  */
5049e3ed392SJoe Hamman 
5059e3ed392SJoe Hamman /* The mac addresses for all ethernet interface */
5069e3ed392SJoe Hamman #if defined(CONFIG_TSEC_ENET)
5079e3ed392SJoe Hamman #define CONFIG_HAS_ETH0
5089e3ed392SJoe Hamman #define CONFIG_ETHADDR	 02:E0:0C:00:00:FD
5099e3ed392SJoe Hamman #define CONFIG_HAS_ETH1
5109e3ed392SJoe Hamman #define CONFIG_ETH1ADDR	 02:E0:0C:00:01:FD
5119e3ed392SJoe Hamman #define CONFIG_HAS_ETH2
5129e3ed392SJoe Hamman #define CONFIG_ETH2ADDR	 02:E0:0C:00:02:FD
5139e3ed392SJoe Hamman #define CONFIG_HAS_ETH3
5149e3ed392SJoe Hamman #define CONFIG_ETH3ADDR	 02:E0:0C:00:03:FD
5159e3ed392SJoe Hamman #endif
5169e3ed392SJoe Hamman 
5179e3ed392SJoe Hamman #define CONFIG_IPADDR	 192.168.0.55
5189e3ed392SJoe Hamman 
5199e3ed392SJoe Hamman #define CONFIG_HOSTNAME	 sbc8548
5209e3ed392SJoe Hamman #define CONFIG_ROOTPATH	 /opt/eldk/ppc_85xx
5219e3ed392SJoe Hamman #define CONFIG_BOOTFILE	 /uImage
5229e3ed392SJoe Hamman #define CONFIG_UBOOTPATH /u-boot.bin	/* TFTP server */
5239e3ed392SJoe Hamman 
5249e3ed392SJoe Hamman #define CONFIG_SERVERIP	 192.168.0.2
5259e3ed392SJoe Hamman #define CONFIG_GATEWAYIP 192.168.0.1
5269e3ed392SJoe Hamman #define CONFIG_NETMASK	 255.255.255.0
5279e3ed392SJoe Hamman 
5289e3ed392SJoe Hamman #define CONFIG_LOADADDR	1000000	/*default location for tftp and bootm*/
5299e3ed392SJoe Hamman 
5309e3ed392SJoe Hamman #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
5319e3ed392SJoe Hamman #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs*/
5329e3ed392SJoe Hamman 
5339e3ed392SJoe Hamman #define CONFIG_BAUDRATE	115200
5349e3ed392SJoe Hamman 
5359e3ed392SJoe Hamman #define	CONFIG_EXTRA_ENV_SETTINGS				\
5369e3ed392SJoe Hamman  "netdev=eth0\0"						\
5379e3ed392SJoe Hamman  "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
5389e3ed392SJoe Hamman  "tftpflash=tftpboot $loadaddr $uboot; "			\
5399e3ed392SJoe Hamman 	"protect off " MK_STR(TEXT_BASE) " +$filesize; "	\
5409e3ed392SJoe Hamman 	"erase " MK_STR(TEXT_BASE) " +$filesize; "		\
5419e3ed392SJoe Hamman 	"cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; "	\
5429e3ed392SJoe Hamman 	"protect on " MK_STR(TEXT_BASE) " +$filesize; "		\
5439e3ed392SJoe Hamman 	"cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0"	\
5449e3ed392SJoe Hamman  "consoledev=ttyS0\0"				\
5459e3ed392SJoe Hamman  "ramdiskaddr=2000000\0"			\
5469e3ed392SJoe Hamman  "ramdiskfile=uRamdisk\0"			\
5479e3ed392SJoe Hamman  "fdtaddr=c00000\0"				\
5489e3ed392SJoe Hamman  "fdtfile=sbc8548.dtb\0"
5499e3ed392SJoe Hamman 
5509e3ed392SJoe Hamman #define CONFIG_NFSBOOTCOMMAND						\
5519e3ed392SJoe Hamman    "setenv bootargs root=/dev/nfs rw "					\
5529e3ed392SJoe Hamman       "nfsroot=$serverip:$rootpath "					\
5539e3ed392SJoe Hamman       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
5549e3ed392SJoe Hamman       "console=$consoledev,$baudrate $othbootargs;"			\
5559e3ed392SJoe Hamman    "tftp $loadaddr $bootfile;"						\
5569e3ed392SJoe Hamman    "tftp $fdtaddr $fdtfile;"						\
5579e3ed392SJoe Hamman    "bootm $loadaddr - $fdtaddr"
5589e3ed392SJoe Hamman 
5599e3ed392SJoe Hamman 
5609e3ed392SJoe Hamman #define CONFIG_RAMBOOTCOMMAND \
5619e3ed392SJoe Hamman    "setenv bootargs root=/dev/ram rw "					\
5629e3ed392SJoe Hamman       "console=$consoledev,$baudrate $othbootargs;"			\
5639e3ed392SJoe Hamman    "tftp $ramdiskaddr $ramdiskfile;"					\
5649e3ed392SJoe Hamman    "tftp $loadaddr $bootfile;"						\
5659e3ed392SJoe Hamman    "tftp $fdtaddr $fdtfile;"						\
5669e3ed392SJoe Hamman    "bootm $loadaddr $ramdiskaddr $fdtaddr"
5679e3ed392SJoe Hamman 
5689e3ed392SJoe Hamman #define CONFIG_BOOTCOMMAND	CONFIG_RAMBOOTCOMMAND
5699e3ed392SJoe Hamman 
5709e3ed392SJoe Hamman #endif	/* __CONFIG_H */
571