19e3ed392SJoe Hamman /* 22738bc8dSPaul Gortmaker * Copyright 2007,2009 Wind River Systems <www.windriver.com> 39e3ed392SJoe Hamman * Copyright 2007 Embedded Specialties, Inc. 49e3ed392SJoe Hamman * Copyright 2004, 2007 Freescale Semiconductor. 59e3ed392SJoe Hamman * 69e3ed392SJoe Hamman * See file CREDITS for list of people who contributed to this 79e3ed392SJoe Hamman * project. 89e3ed392SJoe Hamman * 99e3ed392SJoe Hamman * This program is free software; you can redistribute it and/or 109e3ed392SJoe Hamman * modify it under the terms of the GNU General Public License as 119e3ed392SJoe Hamman * published by the Free Software Foundation; either version 2 of 129e3ed392SJoe Hamman * the License, or (at your option) any later version. 139e3ed392SJoe Hamman * 149e3ed392SJoe Hamman * This program is distributed in the hope that it will be useful, 159e3ed392SJoe Hamman * but WITHOUT ANY WARRANTY; without even the implied warranty of 169e3ed392SJoe Hamman * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 179e3ed392SJoe Hamman * GNU General Public License for more details. 189e3ed392SJoe Hamman * 199e3ed392SJoe Hamman * You should have received a copy of the GNU General Public License 209e3ed392SJoe Hamman * along with this program; if not, write to the Free Software 219e3ed392SJoe Hamman * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 229e3ed392SJoe Hamman * MA 02111-1307 USA 239e3ed392SJoe Hamman */ 249e3ed392SJoe Hamman 259e3ed392SJoe Hamman /* 269e3ed392SJoe Hamman * sbc8548 board configuration file 272738bc8dSPaul Gortmaker * Please refer to doc/README.sbc8548 for more info. 289e3ed392SJoe Hamman */ 299e3ed392SJoe Hamman #ifndef __CONFIG_H 309e3ed392SJoe Hamman #define __CONFIG_H 319e3ed392SJoe Hamman 322738bc8dSPaul Gortmaker /* 332738bc8dSPaul Gortmaker * Top level Makefile configuration choices 342738bc8dSPaul Gortmaker */ 35d24f2d32SWolfgang Denk #ifdef CONFIG_PCI 362738bc8dSPaul Gortmaker #define CONFIG_PCI1 372738bc8dSPaul Gortmaker #endif 382738bc8dSPaul Gortmaker 39d24f2d32SWolfgang Denk #ifdef CONFIG_66 402738bc8dSPaul Gortmaker #define CONFIG_SYS_CLK_DIV 1 412738bc8dSPaul Gortmaker #endif 422738bc8dSPaul Gortmaker 43d24f2d32SWolfgang Denk #ifdef CONFIG_33 442738bc8dSPaul Gortmaker #define CONFIG_SYS_CLK_DIV 2 452738bc8dSPaul Gortmaker #endif 462738bc8dSPaul Gortmaker 47d24f2d32SWolfgang Denk #ifdef CONFIG_PCIE 482738bc8dSPaul Gortmaker #define CONFIG_PCIE1 492738bc8dSPaul Gortmaker #endif 502738bc8dSPaul Gortmaker 512738bc8dSPaul Gortmaker /* 522738bc8dSPaul Gortmaker * High Level Configuration Options 532738bc8dSPaul Gortmaker */ 549e3ed392SJoe Hamman #define CONFIG_BOOKE 1 /* BOOKE */ 559e3ed392SJoe Hamman #define CONFIG_E500 1 /* BOOKE e500 family */ 569e3ed392SJoe Hamman #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */ 579e3ed392SJoe Hamman #define CONFIG_MPC8548 1 /* MPC8548 specific */ 589e3ed392SJoe Hamman #define CONFIG_SBC8548 1 /* SBC8548 board specific */ 599e3ed392SJoe Hamman 602ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE 612ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfffa0000 622ae18241SWolfgang Denk #endif 632ae18241SWolfgang Denk 649e3ed392SJoe Hamman #undef CONFIG_RIO 65fdc7eb90SPaul Gortmaker 66fdc7eb90SPaul Gortmaker #ifdef CONFIG_PCI 67fdc7eb90SPaul Gortmaker #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 68fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 69fdc7eb90SPaul Gortmaker #endif 70fdc7eb90SPaul Gortmaker #ifdef CONFIG_PCIE1 71fdc7eb90SPaul Gortmaker #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 72fdc7eb90SPaul Gortmaker #endif 739e3ed392SJoe Hamman 749e3ed392SJoe Hamman #define CONFIG_TSEC_ENET /* tsec ethernet support */ 759e3ed392SJoe Hamman #define CONFIG_ENV_OVERWRITE 769e3ed392SJoe Hamman 779e3ed392SJoe Hamman #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ 789e3ed392SJoe Hamman 79e2b159d0SKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 809e3ed392SJoe Hamman 812738bc8dSPaul Gortmaker /* 822738bc8dSPaul Gortmaker * Below assumes that CCB:SYSCLK remains unchanged at 6:1 via SW2:[1-4] 832738bc8dSPaul Gortmaker */ 842738bc8dSPaul Gortmaker #ifndef CONFIG_SYS_CLK_DIV 852738bc8dSPaul Gortmaker #define CONFIG_SYS_CLK_DIV 1 /* 2, if 33MHz PCI card installed */ 862738bc8dSPaul Gortmaker #endif 872738bc8dSPaul Gortmaker #define CONFIG_SYS_CLK_FREQ (66000000 / CONFIG_SYS_CLK_DIV) 889e3ed392SJoe Hamman 899e3ed392SJoe Hamman /* 909e3ed392SJoe Hamman * These can be toggled for performance analysis, otherwise use default. 919e3ed392SJoe Hamman */ 929e3ed392SJoe Hamman #define CONFIG_L2_CACHE /* toggle L2 cache */ 939e3ed392SJoe Hamman #define CONFIG_BTB /* toggle branch predition */ 949e3ed392SJoe Hamman 959e3ed392SJoe Hamman /* 969e3ed392SJoe Hamman * Only possible on E500 Version 2 or newer cores. 979e3ed392SJoe Hamman */ 989e3ed392SJoe Hamman #define CONFIG_ENABLE_36BIT_PHYS 1 999e3ed392SJoe Hamman 1009e3ed392SJoe Hamman #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 1019e3ed392SJoe Hamman 1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 1059e3ed392SJoe Hamman 106e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xe0000000 107e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 1089e3ed392SJoe Hamman 10933b9079bSKumar Gala /* DDR Setup */ 11033b9079bSKumar Gala #define CONFIG_FSL_DDR2 11133b9079bSKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE 11233b9079bSKumar Gala #undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 11333b9079bSKumar Gala #undef CONFIG_DDR_SPD 11433b9079bSKumar Gala #undef CONFIG_DDR_ECC /* only for ECC DDR module */ 1159e3ed392SJoe Hamman 11633b9079bSKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 11733b9079bSKumar Gala #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 11833b9079bSKumar Gala 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 12133b9079bSKumar Gala #define CONFIG_VERY_BIG_RAM 12233b9079bSKumar Gala 12333b9079bSKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS 1 12433b9079bSKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 12533b9079bSKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL 2 12633b9079bSKumar Gala 12733b9079bSKumar Gala /* I2C addresses of SPD EEPROMs */ 12833b9079bSKumar Gala #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 1299e3ed392SJoe Hamman 1309e3ed392SJoe Hamman /* 1319e3ed392SJoe Hamman * Make sure required options are set 1329e3ed392SJoe Hamman */ 1339e3ed392SJoe Hamman #ifndef CONFIG_SPD_EEPROM 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ 1359e3ed392SJoe Hamman #endif 1369e3ed392SJoe Hamman 1379e3ed392SJoe Hamman #undef CONFIG_CLOCKS_IN_MHZ 1389e3ed392SJoe Hamman 1399e3ed392SJoe Hamman /* 1409e3ed392SJoe Hamman * FLASH on the Local Bus 1419e3ed392SJoe Hamman * Two banks, one 8MB the other 64MB, using the CFI driver. 1429e3ed392SJoe Hamman * Boot from BR0/OR0 bank at 0xff80_0000 1439e3ed392SJoe Hamman * Alternate BR6/OR6 bank at 0xfb80_0000 1449e3ed392SJoe Hamman * 1459e3ed392SJoe Hamman * BR0: 1469e3ed392SJoe Hamman * Base address 0 = 0xff80_0000 = BR0[0:16] = 1111 1111 1000 0000 0 1479e3ed392SJoe Hamman * Port Size = 8 bits = BRx[19:20] = 01 1489e3ed392SJoe Hamman * Use GPCM = BRx[24:26] = 000 1499e3ed392SJoe Hamman * Valid = BRx[31] = 1 1509e3ed392SJoe Hamman * 1519e3ed392SJoe Hamman * 0 4 8 12 16 20 24 28 1529e3ed392SJoe Hamman * 1111 1111 1000 0000 0000 1000 0000 0001 = ff800801 BR0 1539e3ed392SJoe Hamman * 1549e3ed392SJoe Hamman * BR6: 1559e3ed392SJoe Hamman * Base address 6 = 0xfb80_0000 = BR6[0:16] = 1111 1011 1000 0000 0 1569e3ed392SJoe Hamman * Port Size = 32 bits = BRx[19:20] = 11 1579e3ed392SJoe Hamman * Use GPCM = BRx[24:26] = 000 1589e3ed392SJoe Hamman * Valid = BRx[31] = 1 1599e3ed392SJoe Hamman * 1609e3ed392SJoe Hamman * 0 4 8 12 16 20 24 28 1619e3ed392SJoe Hamman * 1111 1011 1000 0000 0001 1000 0000 0001 = fb801801 BR6 1629e3ed392SJoe Hamman * 1639e3ed392SJoe Hamman * OR0: 1649e3ed392SJoe Hamman * Addr Mask = 8M = OR1[0:16] = 1111 1111 1000 0000 0 1659e3ed392SJoe Hamman * XAM = OR0[17:18] = 11 1669e3ed392SJoe Hamman * CSNT = OR0[20] = 1 1679e3ed392SJoe Hamman * ACS = half cycle delay = OR0[21:22] = 11 1689e3ed392SJoe Hamman * SCY = 6 = OR0[24:27] = 0110 1699e3ed392SJoe Hamman * TRLX = use relaxed timing = OR0[29] = 1 1709e3ed392SJoe Hamman * EAD = use external address latch delay = OR0[31] = 1 1719e3ed392SJoe Hamman * 1729e3ed392SJoe Hamman * 0 4 8 12 16 20 24 28 1739e3ed392SJoe Hamman * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR0 1749e3ed392SJoe Hamman * 1759e3ed392SJoe Hamman * OR6: 176ccf1ad53SJeremy McNicoll * Addr Mask = 64M = OR6[0:16] = 1111 1000 0000 0000 0 1779e3ed392SJoe Hamman * XAM = OR6[17:18] = 11 1789e3ed392SJoe Hamman * CSNT = OR6[20] = 1 1799e3ed392SJoe Hamman * ACS = half cycle delay = OR6[21:22] = 11 1809e3ed392SJoe Hamman * SCY = 6 = OR6[24:27] = 0110 1819e3ed392SJoe Hamman * TRLX = use relaxed timing = OR6[29] = 1 1829e3ed392SJoe Hamman * EAD = use external address latch delay = OR6[31] = 1 1839e3ed392SJoe Hamman * 1849e3ed392SJoe Hamman * 0 4 8 12 16 20 24 28 185ccf1ad53SJeremy McNicoll * 1111 1000 0000 0000 0110 1110 0110 0101 = f8006e65 OR6 1869e3ed392SJoe Hamman */ 1879e3ed392SJoe Hamman 1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOT_BLOCK 0xff800000 /* start of 8MB Flash */ 1899b3ba24fSPaul Gortmaker #define CONFIG_SYS_ALT_FLASH 0xfb800000 /* 64MB "user" flash */ 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_BOOT_BLOCK /* start of FLASH 16M */ 1919e3ed392SJoe Hamman 1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xff800801 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR6_PRELIM 0xfb801801 1949e3ed392SJoe Hamman 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff806e65 1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR6_PRELIM 0xf8006e65 1979e3ed392SJoe Hamman 1989b3ba24fSPaul Gortmaker #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, \ 1999b3ba24fSPaul Gortmaker CONFIG_SYS_ALT_FLASH} 2009b3ba24fSPaul Gortmaker #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 2019b3ba24fSPaul Gortmaker #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */ 2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 2059e3ed392SJoe Hamman 20614d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 2079e3ed392SJoe Hamman 20800b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 2119e3ed392SJoe Hamman 2129e3ed392SJoe Hamman /* CS5 = Local bus peripherals controlled by the EPLD */ 2139e3ed392SJoe Hamman 2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR5_PRELIM 0xf8000801 2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR5_PRELIM 0xff006e65 2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EPLD_BASE 0xf8000000 2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LED_DISP_BASE 0xf8000000 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USER_SWITCHES_BASE 0xf8100000 2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BD_REV 0xf8300000 2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_BASE 0xf8b00000 2219e3ed392SJoe Hamman 2229e3ed392SJoe Hamman /* 22311d5a629SPaul Gortmaker * SDRAM on the Local Bus (CS3 and CS4) 2249e3ed392SJoe Hamman */ 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 22611d5a629SPaul Gortmaker #define CONFIG_SYS_LBC_SDRAM_SIZE 128 /* LBC SDRAM is 128MB */ 2279e3ed392SJoe Hamman 2289e3ed392SJoe Hamman /* 22911d5a629SPaul Gortmaker * Base Register 3 and Option Register 3 configure the 1st 1/2 SDRAM. 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 2319e3ed392SJoe Hamman * 2329e3ed392SJoe Hamman * For BR3, need: 2339e3ed392SJoe Hamman * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 2349e3ed392SJoe Hamman * port-size = 32-bits = BR2[19:20] = 11 2359e3ed392SJoe Hamman * no parity checking = BR2[21:22] = 00 2369e3ed392SJoe Hamman * SDRAM for MSEL = BR2[24:26] = 011 2379e3ed392SJoe Hamman * Valid = BR[31] = 1 2389e3ed392SJoe Hamman * 2399e3ed392SJoe Hamman * 0 4 8 12 16 20 24 28 2409e3ed392SJoe Hamman * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 2419e3ed392SJoe Hamman * 2429e3ed392SJoe Hamman */ 2439e3ed392SJoe Hamman 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0xf0001861 2459e3ed392SJoe Hamman 2469e3ed392SJoe Hamman /* 24711d5a629SPaul Gortmaker * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 2489e3ed392SJoe Hamman * 2499e3ed392SJoe Hamman * For OR3, need: 2509e3ed392SJoe Hamman * 64MB mask for AM, OR3[0:7] = 1111 1100 2519e3ed392SJoe Hamman * XAM, OR3[17:18] = 11 2529e3ed392SJoe Hamman * 10 columns OR3[19-21] = 011 2539e3ed392SJoe Hamman * 12 rows OR3[23-25] = 011 2549e3ed392SJoe Hamman * EAD set for extra time OR[31] = 0 2559e3ed392SJoe Hamman * 2569e3ed392SJoe Hamman * 0 4 8 12 16 20 24 28 2579e3ed392SJoe Hamman * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0 2589e3ed392SJoe Hamman */ 2599e3ed392SJoe Hamman 2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfc006cc0 2619e3ed392SJoe Hamman 26211d5a629SPaul Gortmaker /* 26311d5a629SPaul Gortmaker * Base Register 4 and Option Register 4 configure the 2nd 1/2 SDRAM. 26411d5a629SPaul Gortmaker * The base address, (SDRAM_BASE + 1/2*SIZE), is 0xf4000000. 26511d5a629SPaul Gortmaker * 26611d5a629SPaul Gortmaker * For BR4, need: 26711d5a629SPaul Gortmaker * Base address of 0xf4000000 = BR[0:16] = 1111 0100 0000 0000 0 26811d5a629SPaul Gortmaker * port-size = 32-bits = BR2[19:20] = 11 26911d5a629SPaul Gortmaker * no parity checking = BR2[21:22] = 00 27011d5a629SPaul Gortmaker * SDRAM for MSEL = BR2[24:26] = 011 27111d5a629SPaul Gortmaker * Valid = BR[31] = 1 27211d5a629SPaul Gortmaker * 27311d5a629SPaul Gortmaker * 0 4 8 12 16 20 24 28 27411d5a629SPaul Gortmaker * 1111 0000 0000 0000 0001 1000 0110 0001 = f4001861 27511d5a629SPaul Gortmaker * 27611d5a629SPaul Gortmaker */ 27711d5a629SPaul Gortmaker 27811d5a629SPaul Gortmaker #define CONFIG_SYS_BR4_PRELIM 0xf4001861 27911d5a629SPaul Gortmaker 28011d5a629SPaul Gortmaker /* 28111d5a629SPaul Gortmaker * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 28211d5a629SPaul Gortmaker * 28311d5a629SPaul Gortmaker * For OR4, need: 28411d5a629SPaul Gortmaker * 64MB mask for AM, OR3[0:7] = 1111 1100 28511d5a629SPaul Gortmaker * XAM, OR3[17:18] = 11 28611d5a629SPaul Gortmaker * 10 columns OR3[19-21] = 011 28711d5a629SPaul Gortmaker * 12 rows OR3[23-25] = 011 28811d5a629SPaul Gortmaker * EAD set for extra time OR[31] = 0 28911d5a629SPaul Gortmaker * 29011d5a629SPaul Gortmaker * 0 4 8 12 16 20 24 28 29111d5a629SPaul Gortmaker * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0 29211d5a629SPaul Gortmaker */ 29311d5a629SPaul Gortmaker 29411d5a629SPaul Gortmaker #define CONFIG_SYS_OR4_PRELIM 0xfc006cc0 29511d5a629SPaul Gortmaker 2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR 0x00000002 /* LB clock ratio reg */ 2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 2986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 3009e3ed392SJoe Hamman 3019e3ed392SJoe Hamman /* 3029e3ed392SJoe Hamman * Common settings for all Local Bus SDRAM commands. 3039e3ed392SJoe Hamman * At run time, either BSMA1516 (for CPU 1.1) 3049e3ed392SJoe Hamman * or BSMA1617 (for CPU 1.0) (old) 3059e3ed392SJoe Hamman * is OR'ed in too. 3069e3ed392SJoe Hamman */ 307b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \ 308b0fe93edSKumar Gala | LSDMR_PRETOACT7 \ 309b0fe93edSKumar Gala | LSDMR_ACTTORW7 \ 310b0fe93edSKumar Gala | LSDMR_BL8 \ 311b0fe93edSKumar Gala | LSDMR_WRC4 \ 312b0fe93edSKumar Gala | LSDMR_CL3 \ 313b0fe93edSKumar Gala | LSDMR_RFEN \ 3149e3ed392SJoe Hamman ) 3159e3ed392SJoe Hamman 3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 318553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 3199e3ed392SJoe Hamman 3206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */ 3219e3ed392SJoe Hamman 32225ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 3249e3ed392SJoe Hamman 325dd9ca98fSPaul Gortmaker /* 326dd9ca98fSPaul Gortmaker * For soldered on flash, (128kB/sector) we use 2 sectors for u-boot and 32714d0a02aSWolfgang Denk * one for env+bootpg (CONFIG_SYS_TEXT_BASE=0xfffa_0000, 384kB total). For SODIMM 328dd9ca98fSPaul Gortmaker * flash (512kB/sector) we use 1 sector for u-boot, and one for env+bootpg 32914d0a02aSWolfgang Denk * (CONFIG_SYS_TEXT_BASE=0xfff0_0000, 1MB total). This dynamically sets the right 330dd9ca98fSPaul Gortmaker * thing for MONITOR_LEN in both cases. 331dd9ca98fSPaul Gortmaker */ 33214d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_LEN (~CONFIG_SYS_TEXT_BASE + 1) 3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 3349e3ed392SJoe Hamman 3359e3ed392SJoe Hamman /* Serial Port */ 3369e3ed392SJoe Hamman #define CONFIG_CONS_INDEX 1 3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3402738bc8dSPaul Gortmaker #define CONFIG_SYS_NS16550_CLK (400000000 / CONFIG_SYS_CLK_DIV) 3419e3ed392SJoe Hamman 3426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 3439e3ed392SJoe Hamman {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 3449e3ed392SJoe Hamman 3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 3479e3ed392SJoe Hamman 3489e3ed392SJoe Hamman /* Use the HUSH parser */ 3496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 3529e3ed392SJoe Hamman #endif 3539e3ed392SJoe Hamman 3549e3ed392SJoe Hamman /* pass open firmware flat tree */ 3559e3ed392SJoe Hamman #define CONFIG_OF_LIBFDT 1 3569e3ed392SJoe Hamman #define CONFIG_OF_BOARD_SETUP 1 3579e3ed392SJoe Hamman #define CONFIG_OF_STDOUT_VIA_ALIAS 1 3589e3ed392SJoe Hamman 3599e3ed392SJoe Hamman /* 3609e3ed392SJoe Hamman * I2C 3619e3ed392SJoe Hamman */ 3629e3ed392SJoe Hamman #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 3639e3ed392SJoe Hamman #define CONFIG_HARD_I2C /* I2C with hardware support*/ 3649e3ed392SJoe Hamman #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 3686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 3699e3ed392SJoe Hamman 3709e3ed392SJoe Hamman /* 3719e3ed392SJoe Hamman * General PCI 3729e3ed392SJoe Hamman * Memory space is mapped 1-1, but I/O space must start from 0. 3739e3ed392SJoe Hamman */ 374fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI_VIRT 0x80000000 /* 1G PCI TLB */ 3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */ 3769e3ed392SJoe Hamman 377fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 378fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 379fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 3806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 381fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 382fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 384fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */ 3859e3ed392SJoe Hamman 3869e3ed392SJoe Hamman #ifdef CONFIG_PCIE1 387fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 388fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 389fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 3906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 391fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000 392fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 393fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000 394fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */ 3959e3ed392SJoe Hamman #endif 3969e3ed392SJoe Hamman 3979e3ed392SJoe Hamman #ifdef CONFIG_RIO 3989e3ed392SJoe Hamman /* 3999e3ed392SJoe Hamman * RapidIO MMU 4009e3ed392SJoe Hamman */ 4016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_BASE 0xC0000000 4026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */ 4039e3ed392SJoe Hamman #endif 4049e3ed392SJoe Hamman 4059e3ed392SJoe Hamman #if defined(CONFIG_PCI) 4069e3ed392SJoe Hamman 4079e3ed392SJoe Hamman #define CONFIG_PCI_PNP /* do pci plug-and-play */ 4089e3ed392SJoe Hamman 4099e3ed392SJoe Hamman #undef CONFIG_EEPRO100 4109e3ed392SJoe Hamman #undef CONFIG_TULIP 4119e3ed392SJoe Hamman 412fdc7eb90SPaul Gortmaker #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 4139e3ed392SJoe Hamman 4149e3ed392SJoe Hamman #endif /* CONFIG_PCI */ 4159e3ed392SJoe Hamman 4169e3ed392SJoe Hamman 4179e3ed392SJoe Hamman #if defined(CONFIG_TSEC_ENET) 4189e3ed392SJoe Hamman 4199e3ed392SJoe Hamman #define CONFIG_MII 1 /* MII PHY management */ 4209e3ed392SJoe Hamman #define CONFIG_TSEC1 1 4219e3ed392SJoe Hamman #define CONFIG_TSEC1_NAME "eTSEC0" 4229e3ed392SJoe Hamman #define CONFIG_TSEC2 1 4239e3ed392SJoe Hamman #define CONFIG_TSEC2_NAME "eTSEC1" 4249e3ed392SJoe Hamman #undef CONFIG_MPC85XX_FEC 4259e3ed392SJoe Hamman 42658da8890SPaul Gortmaker #define TSEC1_PHY_ADDR 0x19 42758da8890SPaul Gortmaker #define TSEC2_PHY_ADDR 0x1a 4289e3ed392SJoe Hamman 4299e3ed392SJoe Hamman #define TSEC1_PHYIDX 0 4309e3ed392SJoe Hamman #define TSEC2_PHYIDX 0 431bd93105fSPaul Gortmaker 4329e3ed392SJoe Hamman #define TSEC1_FLAGS TSEC_GIGABIT 4339e3ed392SJoe Hamman #define TSEC2_FLAGS TSEC_GIGABIT 4349e3ed392SJoe Hamman 4359e3ed392SJoe Hamman /* Options are: eTSEC[0-3] */ 4369e3ed392SJoe Hamman #define CONFIG_ETHPRIME "eTSEC0" 4379e3ed392SJoe Hamman #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ 4389e3ed392SJoe Hamman #endif /* CONFIG_TSEC_ENET */ 4399e3ed392SJoe Hamman 4409e3ed392SJoe Hamman /* 4419e3ed392SJoe Hamman * Environment 4429e3ed392SJoe Hamman */ 4435a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 4440e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 44514d0a02aSWolfgang Denk #if CONFIG_SYS_TEXT_BASE == 0xfff00000 /* Boot from 64MB SODIMM */ 446dd9ca98fSPaul Gortmaker #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x80000) 447dd9ca98fSPaul Gortmaker #define CONFIG_ENV_SECT_SIZE 0x80000 /* 512K(one sector) for env */ 44814d0a02aSWolfgang Denk #elif CONFIG_SYS_TEXT_BASE == 0xfffa0000 /* Boot from 8MB soldered flash */ 449dd9ca98fSPaul Gortmaker #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 450dd9ca98fSPaul Gortmaker #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 451dd9ca98fSPaul Gortmaker #else 452dd9ca98fSPaul Gortmaker #warning undefined environment size/location. 453dd9ca98fSPaul Gortmaker #endif 4549e3ed392SJoe Hamman 4559e3ed392SJoe Hamman #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 4579e3ed392SJoe Hamman 4589e3ed392SJoe Hamman /* 4599e3ed392SJoe Hamman * BOOTP options 4609e3ed392SJoe Hamman */ 4619e3ed392SJoe Hamman #define CONFIG_BOOTP_BOOTFILESIZE 4629e3ed392SJoe Hamman #define CONFIG_BOOTP_BOOTPATH 4639e3ed392SJoe Hamman #define CONFIG_BOOTP_GATEWAY 4649e3ed392SJoe Hamman #define CONFIG_BOOTP_HOSTNAME 4659e3ed392SJoe Hamman 4669e3ed392SJoe Hamman 4679e3ed392SJoe Hamman /* 4689e3ed392SJoe Hamman * Command line configuration. 4699e3ed392SJoe Hamman */ 4709e3ed392SJoe Hamman #include <config_cmd_default.h> 4719e3ed392SJoe Hamman 4729e3ed392SJoe Hamman #define CONFIG_CMD_PING 4739e3ed392SJoe Hamman #define CONFIG_CMD_I2C 4749e3ed392SJoe Hamman #define CONFIG_CMD_MII 4759e3ed392SJoe Hamman #define CONFIG_CMD_ELF 476199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 4779e3ed392SJoe Hamman 4789e3ed392SJoe Hamman #if defined(CONFIG_PCI) 4799e3ed392SJoe Hamman #define CONFIG_CMD_PCI 4809e3ed392SJoe Hamman #endif 4819e3ed392SJoe Hamman 4829e3ed392SJoe Hamman 4839e3ed392SJoe Hamman #undef CONFIG_WATCHDOG /* watchdog disabled */ 4849e3ed392SJoe Hamman 4859e3ed392SJoe Hamman /* 4869e3ed392SJoe Hamman * Miscellaneous configurable options 4879e3ed392SJoe Hamman */ 488ad22f927SPaul Gortmaker #define CONFIG_CMDLINE_EDITING /* undef to save memory */ 4895be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 4906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 4916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 4926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 4939e3ed392SJoe Hamman #if defined(CONFIG_CMD_KGDB) 4946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 4959e3ed392SJoe Hamman #else 4966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 4979e3ed392SJoe Hamman #endif 4986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 4996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 5006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 5016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 5029e3ed392SJoe Hamman 5039e3ed392SJoe Hamman /* 5049e3ed392SJoe Hamman * For booting Linux, the board info and command line data 5059e3ed392SJoe Hamman * have to be in the first 8 MB of memory, since this is 5069e3ed392SJoe Hamman * the maximum mapped by the Linux kernel during initialization. 5079e3ed392SJoe Hamman */ 5086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 5099e3ed392SJoe Hamman 5109e3ed392SJoe Hamman #if defined(CONFIG_CMD_KGDB) 5119e3ed392SJoe Hamman #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 5129e3ed392SJoe Hamman #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 5139e3ed392SJoe Hamman #endif 5149e3ed392SJoe Hamman 5159e3ed392SJoe Hamman /* 5169e3ed392SJoe Hamman * Environment Configuration 5179e3ed392SJoe Hamman */ 5189e3ed392SJoe Hamman 5199e3ed392SJoe Hamman /* The mac addresses for all ethernet interface */ 5209e3ed392SJoe Hamman #if defined(CONFIG_TSEC_ENET) 5219e3ed392SJoe Hamman #define CONFIG_HAS_ETH0 5229e3ed392SJoe Hamman #define CONFIG_ETHADDR 02:E0:0C:00:00:FD 5239e3ed392SJoe Hamman #define CONFIG_HAS_ETH1 5249e3ed392SJoe Hamman #define CONFIG_ETH1ADDR 02:E0:0C:00:01:FD 5259e3ed392SJoe Hamman #endif 5269e3ed392SJoe Hamman 5279e3ed392SJoe Hamman #define CONFIG_IPADDR 192.168.0.55 5289e3ed392SJoe Hamman 5299e3ed392SJoe Hamman #define CONFIG_HOSTNAME sbc8548 530*8b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/eldk/ppc_85xx" 5319e3ed392SJoe Hamman #define CONFIG_BOOTFILE /uImage 5329e3ed392SJoe Hamman #define CONFIG_UBOOTPATH /u-boot.bin /* TFTP server */ 5339e3ed392SJoe Hamman 5349e3ed392SJoe Hamman #define CONFIG_SERVERIP 192.168.0.2 5359e3ed392SJoe Hamman #define CONFIG_GATEWAYIP 192.168.0.1 5369e3ed392SJoe Hamman #define CONFIG_NETMASK 255.255.255.0 5379e3ed392SJoe Hamman 5389e3ed392SJoe Hamman #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/ 5399e3ed392SJoe Hamman 5409e3ed392SJoe Hamman #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 5419e3ed392SJoe Hamman #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 5429e3ed392SJoe Hamman 5439e3ed392SJoe Hamman #define CONFIG_BAUDRATE 115200 5449e3ed392SJoe Hamman 5459e3ed392SJoe Hamman #define CONFIG_EXTRA_ENV_SETTINGS \ 5469e3ed392SJoe Hamman "netdev=eth0\0" \ 5479e3ed392SJoe Hamman "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 5489e3ed392SJoe Hamman "tftpflash=tftpboot $loadaddr $uboot; " \ 54914d0a02aSWolfgang Denk "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 55014d0a02aSWolfgang Denk "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 55114d0a02aSWolfgang Denk "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \ 55214d0a02aSWolfgang Denk "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 55314d0a02aSWolfgang Denk "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \ 5549e3ed392SJoe Hamman "consoledev=ttyS0\0" \ 5559e3ed392SJoe Hamman "ramdiskaddr=2000000\0" \ 5569e3ed392SJoe Hamman "ramdiskfile=uRamdisk\0" \ 5579e3ed392SJoe Hamman "fdtaddr=c00000\0" \ 5589e3ed392SJoe Hamman "fdtfile=sbc8548.dtb\0" 5599e3ed392SJoe Hamman 5609e3ed392SJoe Hamman #define CONFIG_NFSBOOTCOMMAND \ 5619e3ed392SJoe Hamman "setenv bootargs root=/dev/nfs rw " \ 5629e3ed392SJoe Hamman "nfsroot=$serverip:$rootpath " \ 5639e3ed392SJoe Hamman "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 5649e3ed392SJoe Hamman "console=$consoledev,$baudrate $othbootargs;" \ 5659e3ed392SJoe Hamman "tftp $loadaddr $bootfile;" \ 5669e3ed392SJoe Hamman "tftp $fdtaddr $fdtfile;" \ 5679e3ed392SJoe Hamman "bootm $loadaddr - $fdtaddr" 5689e3ed392SJoe Hamman 5699e3ed392SJoe Hamman 5709e3ed392SJoe Hamman #define CONFIG_RAMBOOTCOMMAND \ 5719e3ed392SJoe Hamman "setenv bootargs root=/dev/ram rw " \ 5729e3ed392SJoe Hamman "console=$consoledev,$baudrate $othbootargs;" \ 5739e3ed392SJoe Hamman "tftp $ramdiskaddr $ramdiskfile;" \ 5749e3ed392SJoe Hamman "tftp $loadaddr $bootfile;" \ 5759e3ed392SJoe Hamman "tftp $fdtaddr $fdtfile;" \ 5769e3ed392SJoe Hamman "bootm $loadaddr $ramdiskaddr $fdtaddr" 5779e3ed392SJoe Hamman 5789e3ed392SJoe Hamman #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND 5799e3ed392SJoe Hamman 5809e3ed392SJoe Hamman #endif /* __CONFIG_H */ 581