19e3ed392SJoe Hamman /* 22738bc8dSPaul Gortmaker * Copyright 2007,2009 Wind River Systems <www.windriver.com> 39e3ed392SJoe Hamman * Copyright 2007 Embedded Specialties, Inc. 49e3ed392SJoe Hamman * Copyright 2004, 2007 Freescale Semiconductor. 59e3ed392SJoe Hamman * 69e3ed392SJoe Hamman * See file CREDITS for list of people who contributed to this 79e3ed392SJoe Hamman * project. 89e3ed392SJoe Hamman * 99e3ed392SJoe Hamman * This program is free software; you can redistribute it and/or 109e3ed392SJoe Hamman * modify it under the terms of the GNU General Public License as 119e3ed392SJoe Hamman * published by the Free Software Foundation; either version 2 of 129e3ed392SJoe Hamman * the License, or (at your option) any later version. 139e3ed392SJoe Hamman * 149e3ed392SJoe Hamman * This program is distributed in the hope that it will be useful, 159e3ed392SJoe Hamman * but WITHOUT ANY WARRANTY; without even the implied warranty of 169e3ed392SJoe Hamman * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 179e3ed392SJoe Hamman * GNU General Public License for more details. 189e3ed392SJoe Hamman * 199e3ed392SJoe Hamman * You should have received a copy of the GNU General Public License 209e3ed392SJoe Hamman * along with this program; if not, write to the Free Software 219e3ed392SJoe Hamman * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 229e3ed392SJoe Hamman * MA 02111-1307 USA 239e3ed392SJoe Hamman */ 249e3ed392SJoe Hamman 259e3ed392SJoe Hamman /* 269e3ed392SJoe Hamman * sbc8548 board configuration file 272738bc8dSPaul Gortmaker * Please refer to doc/README.sbc8548 for more info. 289e3ed392SJoe Hamman */ 299e3ed392SJoe Hamman #ifndef __CONFIG_H 309e3ed392SJoe Hamman #define __CONFIG_H 319e3ed392SJoe Hamman 322738bc8dSPaul Gortmaker /* 332738bc8dSPaul Gortmaker * Top level Makefile configuration choices 342738bc8dSPaul Gortmaker */ 35d24f2d32SWolfgang Denk #ifdef CONFIG_PCI 362738bc8dSPaul Gortmaker #define CONFIG_PCI1 372738bc8dSPaul Gortmaker #endif 382738bc8dSPaul Gortmaker 39d24f2d32SWolfgang Denk #ifdef CONFIG_66 402738bc8dSPaul Gortmaker #define CONFIG_SYS_CLK_DIV 1 412738bc8dSPaul Gortmaker #endif 422738bc8dSPaul Gortmaker 43d24f2d32SWolfgang Denk #ifdef CONFIG_33 442738bc8dSPaul Gortmaker #define CONFIG_SYS_CLK_DIV 2 452738bc8dSPaul Gortmaker #endif 462738bc8dSPaul Gortmaker 47d24f2d32SWolfgang Denk #ifdef CONFIG_PCIE 482738bc8dSPaul Gortmaker #define CONFIG_PCIE1 492738bc8dSPaul Gortmaker #endif 502738bc8dSPaul Gortmaker 512738bc8dSPaul Gortmaker /* 522738bc8dSPaul Gortmaker * High Level Configuration Options 532738bc8dSPaul Gortmaker */ 549e3ed392SJoe Hamman #define CONFIG_BOOKE 1 /* BOOKE */ 559e3ed392SJoe Hamman #define CONFIG_E500 1 /* BOOKE e500 family */ 569e3ed392SJoe Hamman #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */ 579e3ed392SJoe Hamman #define CONFIG_MPC8548 1 /* MPC8548 specific */ 589e3ed392SJoe Hamman #define CONFIG_SBC8548 1 /* SBC8548 board specific */ 599e3ed392SJoe Hamman 60f0aec4eaSPaul Gortmaker /* 61f0aec4eaSPaul Gortmaker * If you want to boot from the SODIMM flash, instead of the soldered 62f0aec4eaSPaul Gortmaker * on flash, set this, and change JP12, SW2:8 accordingly. 63f0aec4eaSPaul Gortmaker */ 64f0aec4eaSPaul Gortmaker #undef CONFIG_SYS_ALT_BOOT 65f0aec4eaSPaul Gortmaker 662ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE 67f0aec4eaSPaul Gortmaker #ifdef CONFIG_SYS_ALT_BOOT 68f0aec4eaSPaul Gortmaker #define CONFIG_SYS_TEXT_BASE 0xfff00000 69f0aec4eaSPaul Gortmaker #else 702ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfffa0000 712ae18241SWolfgang Denk #endif 72f0aec4eaSPaul Gortmaker #endif 732ae18241SWolfgang Denk 749e3ed392SJoe Hamman #undef CONFIG_RIO 75fdc7eb90SPaul Gortmaker 76fdc7eb90SPaul Gortmaker #ifdef CONFIG_PCI 77fdc7eb90SPaul Gortmaker #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 78fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 79fdc7eb90SPaul Gortmaker #endif 80fdc7eb90SPaul Gortmaker #ifdef CONFIG_PCIE1 81fdc7eb90SPaul Gortmaker #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 82fdc7eb90SPaul Gortmaker #endif 839e3ed392SJoe Hamman 849e3ed392SJoe Hamman #define CONFIG_TSEC_ENET /* tsec ethernet support */ 859e3ed392SJoe Hamman #define CONFIG_ENV_OVERWRITE 869e3ed392SJoe Hamman 879e3ed392SJoe Hamman #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ 889e3ed392SJoe Hamman 89e2b159d0SKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 909e3ed392SJoe Hamman 912738bc8dSPaul Gortmaker /* 922738bc8dSPaul Gortmaker * Below assumes that CCB:SYSCLK remains unchanged at 6:1 via SW2:[1-4] 932738bc8dSPaul Gortmaker */ 942738bc8dSPaul Gortmaker #ifndef CONFIG_SYS_CLK_DIV 952738bc8dSPaul Gortmaker #define CONFIG_SYS_CLK_DIV 1 /* 2, if 33MHz PCI card installed */ 962738bc8dSPaul Gortmaker #endif 972738bc8dSPaul Gortmaker #define CONFIG_SYS_CLK_FREQ (66000000 / CONFIG_SYS_CLK_DIV) 989e3ed392SJoe Hamman 999e3ed392SJoe Hamman /* 1009e3ed392SJoe Hamman * These can be toggled for performance analysis, otherwise use default. 1019e3ed392SJoe Hamman */ 1029e3ed392SJoe Hamman #define CONFIG_L2_CACHE /* toggle L2 cache */ 1039e3ed392SJoe Hamman #define CONFIG_BTB /* toggle branch predition */ 1049e3ed392SJoe Hamman 1059e3ed392SJoe Hamman /* 1069e3ed392SJoe Hamman * Only possible on E500 Version 2 or newer cores. 1079e3ed392SJoe Hamman */ 1089e3ed392SJoe Hamman #define CONFIG_ENABLE_36BIT_PHYS 1 1099e3ed392SJoe Hamman 1109e3ed392SJoe Hamman #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 1119e3ed392SJoe Hamman 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 1159e3ed392SJoe Hamman 116e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xe0000000 117e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 1189e3ed392SJoe Hamman 11933b9079bSKumar Gala /* DDR Setup */ 12033b9079bSKumar Gala #define CONFIG_FSL_DDR2 12133b9079bSKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE 1227e44f2b7SPaul Gortmaker #undef CONFIG_DDR_ECC /* only for ECC DDR module */ 1237e44f2b7SPaul Gortmaker /* 1247e44f2b7SPaul Gortmaker * A hardware errata caused the LBC SDRAM SPD and the DDR2 SPD 1257e44f2b7SPaul Gortmaker * to collide, meaning you couldn't reliably read either. So 1267e44f2b7SPaul Gortmaker * physically remove the LBC PC100 SDRAM module from the board 127*3e3262bdSPaul Gortmaker * before enabling the two SPD options below, or check that you 128*3e3262bdSPaul Gortmaker * have the hardware fix on your board via "i2c probe" and looking 129*3e3262bdSPaul Gortmaker * for a device at 0x53. 1307e44f2b7SPaul Gortmaker */ 13133b9079bSKumar Gala #undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 13233b9079bSKumar Gala #undef CONFIG_DDR_SPD 1339e3ed392SJoe Hamman 13433b9079bSKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 13533b9079bSKumar Gala #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 13633b9079bSKumar Gala 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 13933b9079bSKumar Gala #define CONFIG_VERY_BIG_RAM 14033b9079bSKumar Gala 14133b9079bSKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS 1 14233b9079bSKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 14333b9079bSKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL 2 14433b9079bSKumar Gala 145*3e3262bdSPaul Gortmaker /* 146*3e3262bdSPaul Gortmaker * The hardware fix for the I2C address collision puts the DDR 147*3e3262bdSPaul Gortmaker * SPD at 0x53, but if we are running on an older board w/o the 148*3e3262bdSPaul Gortmaker * fix, it will still be at 0x51. We check 0x53 1st. 149*3e3262bdSPaul Gortmaker */ 15033b9079bSKumar Gala #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 151*3e3262bdSPaul Gortmaker #define ALT_SPD_EEPROM_ADDRESS 0x53 /* CTLR 0 DIMM 0 */ 1529e3ed392SJoe Hamman 1539e3ed392SJoe Hamman /* 1549e3ed392SJoe Hamman * Make sure required options are set 1559e3ed392SJoe Hamman */ 1569e3ed392SJoe Hamman #ifndef CONFIG_SPD_EEPROM 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ 1582a6b3b74SPaul Gortmaker #define CONFIG_SYS_DDR_CONTROL 0xc300c000 1599e3ed392SJoe Hamman #endif 1609e3ed392SJoe Hamman 1619e3ed392SJoe Hamman #undef CONFIG_CLOCKS_IN_MHZ 1629e3ed392SJoe Hamman 1639e3ed392SJoe Hamman /* 1649e3ed392SJoe Hamman * FLASH on the Local Bus 1659e3ed392SJoe Hamman * Two banks, one 8MB the other 64MB, using the CFI driver. 166f0aec4eaSPaul Gortmaker * JP12+SW2.8 are used to swap CS0 and CS6, defaults are to have 167f0aec4eaSPaul Gortmaker * CS0 the 8MB boot flash, and CS6 the 64MB flash. 1689e3ed392SJoe Hamman * 169f0aec4eaSPaul Gortmaker * Default: 170f0aec4eaSPaul Gortmaker * ec00_0000 efff_ffff 64MB SODIMM 171f0aec4eaSPaul Gortmaker * ff80_0000 ffff_ffff 8MB soldered flash 172f0aec4eaSPaul Gortmaker * 173f0aec4eaSPaul Gortmaker * Alternate: 174f0aec4eaSPaul Gortmaker * ef80_0000 efff_ffff 8MB soldered flash 175f0aec4eaSPaul Gortmaker * fc00_0000 ffff_ffff 64MB SODIMM 176f0aec4eaSPaul Gortmaker * 177f0aec4eaSPaul Gortmaker * BR0_8M: 1789e3ed392SJoe Hamman * Base address 0 = 0xff80_0000 = BR0[0:16] = 1111 1111 1000 0000 0 1799e3ed392SJoe Hamman * Port Size = 8 bits = BRx[19:20] = 01 1809e3ed392SJoe Hamman * Use GPCM = BRx[24:26] = 000 1819e3ed392SJoe Hamman * Valid = BRx[31] = 1 1829e3ed392SJoe Hamman * 183f0aec4eaSPaul Gortmaker * BR0_64M: 184f0aec4eaSPaul Gortmaker * Base address 0 = 0xfc00_0000 = BR0[0:16] = 1111 1100 0000 0000 0 1859e3ed392SJoe Hamman * Port Size = 32 bits = BRx[19:20] = 11 186f0aec4eaSPaul Gortmaker * 187f0aec4eaSPaul Gortmaker * 0 4 8 12 16 20 24 28 188f0aec4eaSPaul Gortmaker * 1111 1111 1000 0000 0000 1000 0000 0001 = ff800801 BR0_8M 189f0aec4eaSPaul Gortmaker * 1111 1100 0000 0000 0001 1000 0000 0001 = fc001801 BR0_64M 190f0aec4eaSPaul Gortmaker */ 191f0aec4eaSPaul Gortmaker #define CONFIG_SYS_BR0_8M 0xff800801 192f0aec4eaSPaul Gortmaker #define CONFIG_SYS_BR0_64M 0xfc001801 193f0aec4eaSPaul Gortmaker 194f0aec4eaSPaul Gortmaker /* 195f0aec4eaSPaul Gortmaker * BR6_8M: 196f0aec4eaSPaul Gortmaker * Base address 6 = 0xef80_0000 = BR6[0:16] = 1110 1111 1000 0000 0 197f0aec4eaSPaul Gortmaker * Port Size = 8 bits = BRx[19:20] = 01 1989e3ed392SJoe Hamman * Use GPCM = BRx[24:26] = 000 1999e3ed392SJoe Hamman * Valid = BRx[31] = 1 200f0aec4eaSPaul Gortmaker 201f0aec4eaSPaul Gortmaker * BR6_64M: 202f0aec4eaSPaul Gortmaker * Base address 6 = 0xec00_0000 = BR6[0:16] = 1110 1100 0000 0000 0 203f0aec4eaSPaul Gortmaker * Port Size = 32 bits = BRx[19:20] = 11 2049e3ed392SJoe Hamman * 2059e3ed392SJoe Hamman * 0 4 8 12 16 20 24 28 206f0aec4eaSPaul Gortmaker * 1110 1111 1000 0000 0000 1000 0000 0001 = ef800801 BR6_8M 207f0aec4eaSPaul Gortmaker * 1110 1100 0000 0000 0001 1000 0000 0001 = ec001801 BR6_64M 208f0aec4eaSPaul Gortmaker */ 209f0aec4eaSPaul Gortmaker #define CONFIG_SYS_BR6_8M 0xef800801 210f0aec4eaSPaul Gortmaker #define CONFIG_SYS_BR6_64M 0xec001801 211f0aec4eaSPaul Gortmaker 212f0aec4eaSPaul Gortmaker /* 213f0aec4eaSPaul Gortmaker * OR0_8M: 2149e3ed392SJoe Hamman * Addr Mask = 8M = OR1[0:16] = 1111 1111 1000 0000 0 2159e3ed392SJoe Hamman * XAM = OR0[17:18] = 11 2169e3ed392SJoe Hamman * CSNT = OR0[20] = 1 2179e3ed392SJoe Hamman * ACS = half cycle delay = OR0[21:22] = 11 2189e3ed392SJoe Hamman * SCY = 6 = OR0[24:27] = 0110 2199e3ed392SJoe Hamman * TRLX = use relaxed timing = OR0[29] = 1 2209e3ed392SJoe Hamman * EAD = use external address latch delay = OR0[31] = 1 2219e3ed392SJoe Hamman * 222f0aec4eaSPaul Gortmaker * OR0_64M: 223f0aec4eaSPaul Gortmaker * Addr Mask = 64M = OR1[0:16] = 1111 1100 0000 0000 0 2249e3ed392SJoe Hamman * 225f0aec4eaSPaul Gortmaker * 226f0aec4eaSPaul Gortmaker * 0 4 8 12 16 20 24 28 227f0aec4eaSPaul Gortmaker * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR0_8M 228f0aec4eaSPaul Gortmaker * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR0_64M 229f0aec4eaSPaul Gortmaker */ 230f0aec4eaSPaul Gortmaker #define CONFIG_SYS_OR0_8M 0xff806e65 231f0aec4eaSPaul Gortmaker #define CONFIG_SYS_OR0_64M 0xfc006e65 232f0aec4eaSPaul Gortmaker 233f0aec4eaSPaul Gortmaker /* 234f0aec4eaSPaul Gortmaker * OR6_8M: 235f0aec4eaSPaul Gortmaker * Addr Mask = 8M = OR6[0:16] = 1111 1111 1000 0000 0 2369e3ed392SJoe Hamman * XAM = OR6[17:18] = 11 2379e3ed392SJoe Hamman * CSNT = OR6[20] = 1 2389e3ed392SJoe Hamman * ACS = half cycle delay = OR6[21:22] = 11 2399e3ed392SJoe Hamman * SCY = 6 = OR6[24:27] = 0110 2409e3ed392SJoe Hamman * TRLX = use relaxed timing = OR6[29] = 1 2419e3ed392SJoe Hamman * EAD = use external address latch delay = OR6[31] = 1 2429e3ed392SJoe Hamman * 243f0aec4eaSPaul Gortmaker * OR6_64M: 244f0aec4eaSPaul Gortmaker * Addr Mask = 64M = OR6[0:16] = 1111 1100 0000 0000 0 245f0aec4eaSPaul Gortmaker * 2469e3ed392SJoe Hamman * 0 4 8 12 16 20 24 28 247f0aec4eaSPaul Gortmaker * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR6_8M 248f0aec4eaSPaul Gortmaker * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR6_64M 2499e3ed392SJoe Hamman */ 250f0aec4eaSPaul Gortmaker #define CONFIG_SYS_OR6_8M 0xff806e65 251f0aec4eaSPaul Gortmaker #define CONFIG_SYS_OR6_64M 0xfc006e65 2529e3ed392SJoe Hamman 253f0aec4eaSPaul Gortmaker #ifndef CONFIG_SYS_ALT_BOOT /* JP12 in default position */ 2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOT_BLOCK 0xff800000 /* start of 8MB Flash */ 2553fd673cfSPaul Gortmaker #define CONFIG_SYS_ALT_FLASH 0xec000000 /* 64MB "user" flash */ 2569e3ed392SJoe Hamman 257f0aec4eaSPaul Gortmaker #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_8M 258f0aec4eaSPaul Gortmaker #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_8M 2599e3ed392SJoe Hamman 260f0aec4eaSPaul Gortmaker #define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_64M 261f0aec4eaSPaul Gortmaker #define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_64M 262f0aec4eaSPaul Gortmaker #else /* JP12 in alternate position */ 263f0aec4eaSPaul Gortmaker #define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* start 64MB Flash */ 264f0aec4eaSPaul Gortmaker #define CONFIG_SYS_ALT_FLASH 0xef800000 /* 8MB soldered flash */ 2659e3ed392SJoe Hamman 266f0aec4eaSPaul Gortmaker #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_64M 267f0aec4eaSPaul Gortmaker #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_64M 268f0aec4eaSPaul Gortmaker 269f0aec4eaSPaul Gortmaker #define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_8M 270f0aec4eaSPaul Gortmaker #define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_8M 271f0aec4eaSPaul Gortmaker #endif 272f0aec4eaSPaul Gortmaker 273f0aec4eaSPaul Gortmaker #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_BOOT_BLOCK 2749b3ba24fSPaul Gortmaker #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, \ 2759b3ba24fSPaul Gortmaker CONFIG_SYS_ALT_FLASH} 2769b3ba24fSPaul Gortmaker #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 2779b3ba24fSPaul Gortmaker #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */ 2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 2819e3ed392SJoe Hamman 28214d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 2839e3ed392SJoe Hamman 28400b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 2879e3ed392SJoe Hamman 2889e3ed392SJoe Hamman /* CS5 = Local bus peripherals controlled by the EPLD */ 2899e3ed392SJoe Hamman 2906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR5_PRELIM 0xf8000801 2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR5_PRELIM 0xff006e65 2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EPLD_BASE 0xf8000000 2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LED_DISP_BASE 0xf8000000 2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USER_SWITCHES_BASE 0xf8100000 2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BD_REV 0xf8300000 2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_BASE 0xf8b00000 2979e3ed392SJoe Hamman 2989e3ed392SJoe Hamman /* 29911d5a629SPaul Gortmaker * SDRAM on the Local Bus (CS3 and CS4) 3007e44f2b7SPaul Gortmaker * Note that most boards have a hardware errata where both the 3017e44f2b7SPaul Gortmaker * LBC SDRAM and the DDR2 SDRAM decode at 0x51, making it impossible 3027e44f2b7SPaul Gortmaker * to use CONFIG_DDR_SPD unless you physically remove the LBC DIMM. 303*3e3262bdSPaul Gortmaker * A hardware workaround is also available, see README.sbc8548 file. 3049e3ed392SJoe Hamman */ 3056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 30611d5a629SPaul Gortmaker #define CONFIG_SYS_LBC_SDRAM_SIZE 128 /* LBC SDRAM is 128MB */ 3079e3ed392SJoe Hamman 3089e3ed392SJoe Hamman /* 30911d5a629SPaul Gortmaker * Base Register 3 and Option Register 3 configure the 1st 1/2 SDRAM. 3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 3119e3ed392SJoe Hamman * 3129e3ed392SJoe Hamman * For BR3, need: 3139e3ed392SJoe Hamman * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 3149e3ed392SJoe Hamman * port-size = 32-bits = BR2[19:20] = 11 3159e3ed392SJoe Hamman * no parity checking = BR2[21:22] = 00 3169e3ed392SJoe Hamman * SDRAM for MSEL = BR2[24:26] = 011 3179e3ed392SJoe Hamman * Valid = BR[31] = 1 3189e3ed392SJoe Hamman * 3199e3ed392SJoe Hamman * 0 4 8 12 16 20 24 28 3209e3ed392SJoe Hamman * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 3219e3ed392SJoe Hamman * 3229e3ed392SJoe Hamman */ 3239e3ed392SJoe Hamman 3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0xf0001861 3259e3ed392SJoe Hamman 3269e3ed392SJoe Hamman /* 32711d5a629SPaul Gortmaker * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 3289e3ed392SJoe Hamman * 3299e3ed392SJoe Hamman * For OR3, need: 3309e3ed392SJoe Hamman * 64MB mask for AM, OR3[0:7] = 1111 1100 3319e3ed392SJoe Hamman * XAM, OR3[17:18] = 11 3329e3ed392SJoe Hamman * 10 columns OR3[19-21] = 011 3339e3ed392SJoe Hamman * 12 rows OR3[23-25] = 011 3349e3ed392SJoe Hamman * EAD set for extra time OR[31] = 0 3359e3ed392SJoe Hamman * 3369e3ed392SJoe Hamman * 0 4 8 12 16 20 24 28 3379e3ed392SJoe Hamman * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0 3389e3ed392SJoe Hamman */ 3399e3ed392SJoe Hamman 3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfc006cc0 3419e3ed392SJoe Hamman 34211d5a629SPaul Gortmaker /* 34311d5a629SPaul Gortmaker * Base Register 4 and Option Register 4 configure the 2nd 1/2 SDRAM. 34411d5a629SPaul Gortmaker * The base address, (SDRAM_BASE + 1/2*SIZE), is 0xf4000000. 34511d5a629SPaul Gortmaker * 34611d5a629SPaul Gortmaker * For BR4, need: 34711d5a629SPaul Gortmaker * Base address of 0xf4000000 = BR[0:16] = 1111 0100 0000 0000 0 34811d5a629SPaul Gortmaker * port-size = 32-bits = BR2[19:20] = 11 34911d5a629SPaul Gortmaker * no parity checking = BR2[21:22] = 00 35011d5a629SPaul Gortmaker * SDRAM for MSEL = BR2[24:26] = 011 35111d5a629SPaul Gortmaker * Valid = BR[31] = 1 35211d5a629SPaul Gortmaker * 35311d5a629SPaul Gortmaker * 0 4 8 12 16 20 24 28 35411d5a629SPaul Gortmaker * 1111 0000 0000 0000 0001 1000 0110 0001 = f4001861 35511d5a629SPaul Gortmaker * 35611d5a629SPaul Gortmaker */ 35711d5a629SPaul Gortmaker 35811d5a629SPaul Gortmaker #define CONFIG_SYS_BR4_PRELIM 0xf4001861 35911d5a629SPaul Gortmaker 36011d5a629SPaul Gortmaker /* 36111d5a629SPaul Gortmaker * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 36211d5a629SPaul Gortmaker * 36311d5a629SPaul Gortmaker * For OR4, need: 36411d5a629SPaul Gortmaker * 64MB mask for AM, OR3[0:7] = 1111 1100 36511d5a629SPaul Gortmaker * XAM, OR3[17:18] = 11 36611d5a629SPaul Gortmaker * 10 columns OR3[19-21] = 011 36711d5a629SPaul Gortmaker * 12 rows OR3[23-25] = 011 36811d5a629SPaul Gortmaker * EAD set for extra time OR[31] = 0 36911d5a629SPaul Gortmaker * 37011d5a629SPaul Gortmaker * 0 4 8 12 16 20 24 28 37111d5a629SPaul Gortmaker * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0 37211d5a629SPaul Gortmaker */ 37311d5a629SPaul Gortmaker 37411d5a629SPaul Gortmaker #define CONFIG_SYS_OR4_PRELIM 0xfc006cc0 37511d5a629SPaul Gortmaker 3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR 0x00000002 /* LB clock ratio reg */ 3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 3796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 3809e3ed392SJoe Hamman 3819e3ed392SJoe Hamman /* 3829e3ed392SJoe Hamman * Common settings for all Local Bus SDRAM commands. 3839e3ed392SJoe Hamman */ 384b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \ 3855f4c6f0dSPaul Gortmaker | LSDMR_BSMA1516 \ 3865f4c6f0dSPaul Gortmaker | LSDMR_PRETOACT3 \ 3875f4c6f0dSPaul Gortmaker | LSDMR_ACTTORW3 \ 3885f4c6f0dSPaul Gortmaker | LSDMR_BUFCMD \ 389b0fe93edSKumar Gala | LSDMR_BL8 \ 3905f4c6f0dSPaul Gortmaker | LSDMR_WRC2 \ 391b0fe93edSKumar Gala | LSDMR_CL3 \ 3929e3ed392SJoe Hamman ) 3939e3ed392SJoe Hamman 3945f4c6f0dSPaul Gortmaker #define CONFIG_SYS_LBC_LSDMR_PCHALL \ 3955f4c6f0dSPaul Gortmaker (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) 3965f4c6f0dSPaul Gortmaker #define CONFIG_SYS_LBC_LSDMR_ARFRSH \ 3975f4c6f0dSPaul Gortmaker (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 3985f4c6f0dSPaul Gortmaker #define CONFIG_SYS_LBC_LSDMR_MRW \ 3995f4c6f0dSPaul Gortmaker (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) 4005f4c6f0dSPaul Gortmaker #define CONFIG_SYS_LBC_LSDMR_RFEN \ 4015f4c6f0dSPaul Gortmaker (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_RFEN) 4025f4c6f0dSPaul Gortmaker 4036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 4046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 405553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 4069e3ed392SJoe Hamman 4076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */ 4089e3ed392SJoe Hamman 40925ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 4106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 4119e3ed392SJoe Hamman 412dd9ca98fSPaul Gortmaker /* 413dd9ca98fSPaul Gortmaker * For soldered on flash, (128kB/sector) we use 2 sectors for u-boot and 41414d0a02aSWolfgang Denk * one for env+bootpg (CONFIG_SYS_TEXT_BASE=0xfffa_0000, 384kB total). For SODIMM 415dd9ca98fSPaul Gortmaker * flash (512kB/sector) we use 1 sector for u-boot, and one for env+bootpg 41614d0a02aSWolfgang Denk * (CONFIG_SYS_TEXT_BASE=0xfff0_0000, 1MB total). This dynamically sets the right 417dd9ca98fSPaul Gortmaker * thing for MONITOR_LEN in both cases. 418dd9ca98fSPaul Gortmaker */ 41914d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_LEN (~CONFIG_SYS_TEXT_BASE + 1) 420f0aec4eaSPaul Gortmaker #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 4219e3ed392SJoe Hamman 4229e3ed392SJoe Hamman /* Serial Port */ 4239e3ed392SJoe Hamman #define CONFIG_CONS_INDEX 1 4246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 4256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 4266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 4272738bc8dSPaul Gortmaker #define CONFIG_SYS_NS16550_CLK (400000000 / CONFIG_SYS_CLK_DIV) 4289e3ed392SJoe Hamman 4296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 4309e3ed392SJoe Hamman {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 4319e3ed392SJoe Hamman 4326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 4349e3ed392SJoe Hamman 4359e3ed392SJoe Hamman /* Use the HUSH parser */ 4366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 4376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 4386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 4399e3ed392SJoe Hamman #endif 4409e3ed392SJoe Hamman 4419e3ed392SJoe Hamman /* pass open firmware flat tree */ 4429e3ed392SJoe Hamman #define CONFIG_OF_LIBFDT 1 4439e3ed392SJoe Hamman #define CONFIG_OF_BOARD_SETUP 1 4449e3ed392SJoe Hamman #define CONFIG_OF_STDOUT_VIA_ALIAS 1 4459e3ed392SJoe Hamman 4469e3ed392SJoe Hamman /* 4479e3ed392SJoe Hamman * I2C 4489e3ed392SJoe Hamman */ 4499e3ed392SJoe Hamman #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 4509e3ed392SJoe Hamman #define CONFIG_HARD_I2C /* I2C with hardware support*/ 4519e3ed392SJoe Hamman #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 4526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 4536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 4569e3ed392SJoe Hamman 4579e3ed392SJoe Hamman /* 4589e3ed392SJoe Hamman * General PCI 4599e3ed392SJoe Hamman * Memory space is mapped 1-1, but I/O space must start from 0. 4609e3ed392SJoe Hamman */ 461fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI_VIRT 0x80000000 /* 1G PCI TLB */ 4626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */ 4639e3ed392SJoe Hamman 464fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 465fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 466fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 468fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 469fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 4706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 471fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */ 4729e3ed392SJoe Hamman 4739e3ed392SJoe Hamman #ifdef CONFIG_PCIE1 474fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 475fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 476fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 4776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 478fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000 479fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 480fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000 481fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */ 4829e3ed392SJoe Hamman #endif 4839e3ed392SJoe Hamman 4849e3ed392SJoe Hamman #ifdef CONFIG_RIO 4859e3ed392SJoe Hamman /* 4869e3ed392SJoe Hamman * RapidIO MMU 4879e3ed392SJoe Hamman */ 4886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_BASE 0xC0000000 4896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */ 4909e3ed392SJoe Hamman #endif 4919e3ed392SJoe Hamman 4929e3ed392SJoe Hamman #if defined(CONFIG_PCI) 4939e3ed392SJoe Hamman 4949e3ed392SJoe Hamman #define CONFIG_PCI_PNP /* do pci plug-and-play */ 4959e3ed392SJoe Hamman 4969e3ed392SJoe Hamman #undef CONFIG_EEPRO100 4979e3ed392SJoe Hamman #undef CONFIG_TULIP 4989e3ed392SJoe Hamman 499fdc7eb90SPaul Gortmaker #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 5009e3ed392SJoe Hamman 5019e3ed392SJoe Hamman #endif /* CONFIG_PCI */ 5029e3ed392SJoe Hamman 5039e3ed392SJoe Hamman 5049e3ed392SJoe Hamman #if defined(CONFIG_TSEC_ENET) 5059e3ed392SJoe Hamman 5069e3ed392SJoe Hamman #define CONFIG_MII 1 /* MII PHY management */ 5079e3ed392SJoe Hamman #define CONFIG_TSEC1 1 5089e3ed392SJoe Hamman #define CONFIG_TSEC1_NAME "eTSEC0" 5099e3ed392SJoe Hamman #define CONFIG_TSEC2 1 5109e3ed392SJoe Hamman #define CONFIG_TSEC2_NAME "eTSEC1" 5119e3ed392SJoe Hamman #undef CONFIG_MPC85XX_FEC 5129e3ed392SJoe Hamman 51358da8890SPaul Gortmaker #define TSEC1_PHY_ADDR 0x19 51458da8890SPaul Gortmaker #define TSEC2_PHY_ADDR 0x1a 5159e3ed392SJoe Hamman 5169e3ed392SJoe Hamman #define TSEC1_PHYIDX 0 5179e3ed392SJoe Hamman #define TSEC2_PHYIDX 0 518bd93105fSPaul Gortmaker 5199e3ed392SJoe Hamman #define TSEC1_FLAGS TSEC_GIGABIT 5209e3ed392SJoe Hamman #define TSEC2_FLAGS TSEC_GIGABIT 5219e3ed392SJoe Hamman 5229e3ed392SJoe Hamman /* Options are: eTSEC[0-3] */ 5239e3ed392SJoe Hamman #define CONFIG_ETHPRIME "eTSEC0" 5249e3ed392SJoe Hamman #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ 5259e3ed392SJoe Hamman #endif /* CONFIG_TSEC_ENET */ 5269e3ed392SJoe Hamman 5279e3ed392SJoe Hamman /* 5289e3ed392SJoe Hamman * Environment 5299e3ed392SJoe Hamman */ 5305a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 5310e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 53214d0a02aSWolfgang Denk #if CONFIG_SYS_TEXT_BASE == 0xfff00000 /* Boot from 64MB SODIMM */ 533dd9ca98fSPaul Gortmaker #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x80000) 534dd9ca98fSPaul Gortmaker #define CONFIG_ENV_SECT_SIZE 0x80000 /* 512K(one sector) for env */ 53514d0a02aSWolfgang Denk #elif CONFIG_SYS_TEXT_BASE == 0xfffa0000 /* Boot from 8MB soldered flash */ 536dd9ca98fSPaul Gortmaker #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 537dd9ca98fSPaul Gortmaker #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 538dd9ca98fSPaul Gortmaker #else 539dd9ca98fSPaul Gortmaker #warning undefined environment size/location. 540dd9ca98fSPaul Gortmaker #endif 5419e3ed392SJoe Hamman 5429e3ed392SJoe Hamman #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 5436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 5449e3ed392SJoe Hamman 5459e3ed392SJoe Hamman /* 5469e3ed392SJoe Hamman * BOOTP options 5479e3ed392SJoe Hamman */ 5489e3ed392SJoe Hamman #define CONFIG_BOOTP_BOOTFILESIZE 5499e3ed392SJoe Hamman #define CONFIG_BOOTP_BOOTPATH 5509e3ed392SJoe Hamman #define CONFIG_BOOTP_GATEWAY 5519e3ed392SJoe Hamman #define CONFIG_BOOTP_HOSTNAME 5529e3ed392SJoe Hamman 5539e3ed392SJoe Hamman 5549e3ed392SJoe Hamman /* 5559e3ed392SJoe Hamman * Command line configuration. 5569e3ed392SJoe Hamman */ 5579e3ed392SJoe Hamman #include <config_cmd_default.h> 5589e3ed392SJoe Hamman 5599e3ed392SJoe Hamman #define CONFIG_CMD_PING 5609e3ed392SJoe Hamman #define CONFIG_CMD_I2C 5619e3ed392SJoe Hamman #define CONFIG_CMD_MII 5629e3ed392SJoe Hamman #define CONFIG_CMD_ELF 563199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 5649e3ed392SJoe Hamman 5659e3ed392SJoe Hamman #if defined(CONFIG_PCI) 5669e3ed392SJoe Hamman #define CONFIG_CMD_PCI 5679e3ed392SJoe Hamman #endif 5689e3ed392SJoe Hamman 5699e3ed392SJoe Hamman 5709e3ed392SJoe Hamman #undef CONFIG_WATCHDOG /* watchdog disabled */ 5719e3ed392SJoe Hamman 5729e3ed392SJoe Hamman /* 5739e3ed392SJoe Hamman * Miscellaneous configurable options 5749e3ed392SJoe Hamman */ 575ad22f927SPaul Gortmaker #define CONFIG_CMDLINE_EDITING /* undef to save memory */ 5765be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 5776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 5786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 5796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 5809e3ed392SJoe Hamman #if defined(CONFIG_CMD_KGDB) 5816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 5829e3ed392SJoe Hamman #else 5836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 5849e3ed392SJoe Hamman #endif 5856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 5866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 5876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 5886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 5899e3ed392SJoe Hamman 5909e3ed392SJoe Hamman /* 5919e3ed392SJoe Hamman * For booting Linux, the board info and command line data 5929e3ed392SJoe Hamman * have to be in the first 8 MB of memory, since this is 5939e3ed392SJoe Hamman * the maximum mapped by the Linux kernel during initialization. 5949e3ed392SJoe Hamman */ 5956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 5969e3ed392SJoe Hamman 5979e3ed392SJoe Hamman #if defined(CONFIG_CMD_KGDB) 5989e3ed392SJoe Hamman #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 5999e3ed392SJoe Hamman #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 6009e3ed392SJoe Hamman #endif 6019e3ed392SJoe Hamman 6029e3ed392SJoe Hamman /* 6039e3ed392SJoe Hamman * Environment Configuration 6049e3ed392SJoe Hamman */ 6059e3ed392SJoe Hamman 6069e3ed392SJoe Hamman /* The mac addresses for all ethernet interface */ 6079e3ed392SJoe Hamman #if defined(CONFIG_TSEC_ENET) 6089e3ed392SJoe Hamman #define CONFIG_HAS_ETH0 6099e3ed392SJoe Hamman #define CONFIG_ETHADDR 02:E0:0C:00:00:FD 6109e3ed392SJoe Hamman #define CONFIG_HAS_ETH1 6119e3ed392SJoe Hamman #define CONFIG_ETH1ADDR 02:E0:0C:00:01:FD 6129e3ed392SJoe Hamman #endif 6139e3ed392SJoe Hamman 6149e3ed392SJoe Hamman #define CONFIG_IPADDR 192.168.0.55 6159e3ed392SJoe Hamman 6169e3ed392SJoe Hamman #define CONFIG_HOSTNAME sbc8548 6178b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/eldk/ppc_85xx" 618b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "/uImage" 6199e3ed392SJoe Hamman #define CONFIG_UBOOTPATH /u-boot.bin /* TFTP server */ 6209e3ed392SJoe Hamman 6219e3ed392SJoe Hamman #define CONFIG_SERVERIP 192.168.0.2 6229e3ed392SJoe Hamman #define CONFIG_GATEWAYIP 192.168.0.1 6239e3ed392SJoe Hamman #define CONFIG_NETMASK 255.255.255.0 6249e3ed392SJoe Hamman 6259e3ed392SJoe Hamman #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/ 6269e3ed392SJoe Hamman 6279e3ed392SJoe Hamman #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 6289e3ed392SJoe Hamman #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 6299e3ed392SJoe Hamman 6309e3ed392SJoe Hamman #define CONFIG_BAUDRATE 115200 6319e3ed392SJoe Hamman 6329e3ed392SJoe Hamman #define CONFIG_EXTRA_ENV_SETTINGS \ 6339e3ed392SJoe Hamman "netdev=eth0\0" \ 6349e3ed392SJoe Hamman "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 6359e3ed392SJoe Hamman "tftpflash=tftpboot $loadaddr $uboot; " \ 63614d0a02aSWolfgang Denk "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 63714d0a02aSWolfgang Denk "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 63814d0a02aSWolfgang Denk "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \ 63914d0a02aSWolfgang Denk "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 64014d0a02aSWolfgang Denk "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \ 6419e3ed392SJoe Hamman "consoledev=ttyS0\0" \ 6429e3ed392SJoe Hamman "ramdiskaddr=2000000\0" \ 6439e3ed392SJoe Hamman "ramdiskfile=uRamdisk\0" \ 6449e3ed392SJoe Hamman "fdtaddr=c00000\0" \ 6459e3ed392SJoe Hamman "fdtfile=sbc8548.dtb\0" 6469e3ed392SJoe Hamman 6479e3ed392SJoe Hamman #define CONFIG_NFSBOOTCOMMAND \ 6489e3ed392SJoe Hamman "setenv bootargs root=/dev/nfs rw " \ 6499e3ed392SJoe Hamman "nfsroot=$serverip:$rootpath " \ 6509e3ed392SJoe Hamman "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 6519e3ed392SJoe Hamman "console=$consoledev,$baudrate $othbootargs;" \ 6529e3ed392SJoe Hamman "tftp $loadaddr $bootfile;" \ 6539e3ed392SJoe Hamman "tftp $fdtaddr $fdtfile;" \ 6549e3ed392SJoe Hamman "bootm $loadaddr - $fdtaddr" 6559e3ed392SJoe Hamman 6569e3ed392SJoe Hamman 6579e3ed392SJoe Hamman #define CONFIG_RAMBOOTCOMMAND \ 6589e3ed392SJoe Hamman "setenv bootargs root=/dev/ram rw " \ 6599e3ed392SJoe Hamman "console=$consoledev,$baudrate $othbootargs;" \ 6609e3ed392SJoe Hamman "tftp $ramdiskaddr $ramdiskfile;" \ 6619e3ed392SJoe Hamman "tftp $loadaddr $bootfile;" \ 6629e3ed392SJoe Hamman "tftp $fdtaddr $fdtfile;" \ 6639e3ed392SJoe Hamman "bootm $loadaddr $ramdiskaddr $fdtaddr" 6649e3ed392SJoe Hamman 6659e3ed392SJoe Hamman #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND 6669e3ed392SJoe Hamman 6679e3ed392SJoe Hamman #endif /* __CONFIG_H */ 668