xref: /rk3399_rockchip-uboot/include/configs/sbc8548.h (revision 25ddd1fb0a2281b182529afbc8fda5de2dc16d96)
19e3ed392SJoe Hamman /*
22738bc8dSPaul Gortmaker  * Copyright 2007,2009 Wind River Systems <www.windriver.com>
39e3ed392SJoe Hamman  * Copyright 2007 Embedded Specialties, Inc.
49e3ed392SJoe Hamman  * Copyright 2004, 2007 Freescale Semiconductor.
59e3ed392SJoe Hamman  *
69e3ed392SJoe Hamman  * See file CREDITS for list of people who contributed to this
79e3ed392SJoe Hamman  * project.
89e3ed392SJoe Hamman  *
99e3ed392SJoe Hamman  * This program is free software; you can redistribute it and/or
109e3ed392SJoe Hamman  * modify it under the terms of the GNU General Public License as
119e3ed392SJoe Hamman  * published by the Free Software Foundation; either version 2 of
129e3ed392SJoe Hamman  * the License, or (at your option) any later version.
139e3ed392SJoe Hamman  *
149e3ed392SJoe Hamman  * This program is distributed in the hope that it will be useful,
159e3ed392SJoe Hamman  * but WITHOUT ANY WARRANTY; without even the implied warranty of
169e3ed392SJoe Hamman  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
179e3ed392SJoe Hamman  * GNU General Public License for more details.
189e3ed392SJoe Hamman  *
199e3ed392SJoe Hamman  * You should have received a copy of the GNU General Public License
209e3ed392SJoe Hamman  * along with this program; if not, write to the Free Software
219e3ed392SJoe Hamman  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
229e3ed392SJoe Hamman  * MA 02111-1307 USA
239e3ed392SJoe Hamman  */
249e3ed392SJoe Hamman 
259e3ed392SJoe Hamman /*
269e3ed392SJoe Hamman  * sbc8548 board configuration file
272738bc8dSPaul Gortmaker  * Please refer to doc/README.sbc8548 for more info.
289e3ed392SJoe Hamman  */
299e3ed392SJoe Hamman #ifndef __CONFIG_H
309e3ed392SJoe Hamman #define __CONFIG_H
319e3ed392SJoe Hamman 
322738bc8dSPaul Gortmaker /*
332738bc8dSPaul Gortmaker  * Top level Makefile configuration choices
342738bc8dSPaul Gortmaker  */
35d24f2d32SWolfgang Denk #ifdef CONFIG_PCI
362738bc8dSPaul Gortmaker #define CONFIG_PCI1
372738bc8dSPaul Gortmaker #endif
382738bc8dSPaul Gortmaker 
39d24f2d32SWolfgang Denk #ifdef CONFIG_66
402738bc8dSPaul Gortmaker #define CONFIG_SYS_CLK_DIV 1
412738bc8dSPaul Gortmaker #endif
422738bc8dSPaul Gortmaker 
43d24f2d32SWolfgang Denk #ifdef CONFIG_33
442738bc8dSPaul Gortmaker #define CONFIG_SYS_CLK_DIV 2
452738bc8dSPaul Gortmaker #endif
462738bc8dSPaul Gortmaker 
47d24f2d32SWolfgang Denk #ifdef CONFIG_PCIE
482738bc8dSPaul Gortmaker #define CONFIG_PCIE1
492738bc8dSPaul Gortmaker #endif
502738bc8dSPaul Gortmaker 
512738bc8dSPaul Gortmaker /*
522738bc8dSPaul Gortmaker  * High Level Configuration Options
532738bc8dSPaul Gortmaker  */
549e3ed392SJoe Hamman #define CONFIG_BOOKE		1	/* BOOKE */
559e3ed392SJoe Hamman #define CONFIG_E500		1	/* BOOKE e500 family */
569e3ed392SJoe Hamman #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41/48 */
579e3ed392SJoe Hamman #define CONFIG_MPC8548		1	/* MPC8548 specific */
589e3ed392SJoe Hamman #define CONFIG_SBC8548		1	/* SBC8548 board specific */
599e3ed392SJoe Hamman 
602ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE
612ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE	0xfffa0000
622ae18241SWolfgang Denk #endif
632ae18241SWolfgang Denk 
649e3ed392SJoe Hamman #undef CONFIG_RIO
65fdc7eb90SPaul Gortmaker 
66fdc7eb90SPaul Gortmaker #ifdef CONFIG_PCI
67fdc7eb90SPaul Gortmaker #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
68fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI_64BIT    1	/* enable 64-bit PCI resources */
69fdc7eb90SPaul Gortmaker #endif
70fdc7eb90SPaul Gortmaker #ifdef CONFIG_PCIE1
71fdc7eb90SPaul Gortmaker #define CONFIG_FSL_PCIE_RESET   1	/* need PCIe reset errata */
72fdc7eb90SPaul Gortmaker #endif
739e3ed392SJoe Hamman 
749e3ed392SJoe Hamman #define CONFIG_TSEC_ENET		/* tsec ethernet support */
759e3ed392SJoe Hamman #define CONFIG_ENV_OVERWRITE
769e3ed392SJoe Hamman 
779e3ed392SJoe Hamman #define CONFIG_INTERRUPTS		/* enable pci, srio, ddr interrupts */
789e3ed392SJoe Hamman 
79e2b159d0SKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
809e3ed392SJoe Hamman 
812738bc8dSPaul Gortmaker /*
822738bc8dSPaul Gortmaker  * Below assumes that CCB:SYSCLK remains unchanged at 6:1 via SW2:[1-4]
832738bc8dSPaul Gortmaker  */
842738bc8dSPaul Gortmaker #ifndef CONFIG_SYS_CLK_DIV
852738bc8dSPaul Gortmaker #define CONFIG_SYS_CLK_DIV	1	/* 2, if 33MHz PCI card installed */
862738bc8dSPaul Gortmaker #endif
872738bc8dSPaul Gortmaker #define CONFIG_SYS_CLK_FREQ	(66000000 / CONFIG_SYS_CLK_DIV)
889e3ed392SJoe Hamman 
899e3ed392SJoe Hamman /*
909e3ed392SJoe Hamman  * These can be toggled for performance analysis, otherwise use default.
919e3ed392SJoe Hamman  */
929e3ed392SJoe Hamman #define CONFIG_L2_CACHE			/* toggle L2 cache */
939e3ed392SJoe Hamman #define CONFIG_BTB			/* toggle branch predition */
949e3ed392SJoe Hamman 
959e3ed392SJoe Hamman /*
969e3ed392SJoe Hamman  * Only possible on E500 Version 2 or newer cores.
979e3ed392SJoe Hamman  */
989e3ed392SJoe Hamman #define CONFIG_ENABLE_36BIT_PHYS	1
999e3ed392SJoe Hamman 
1009e3ed392SJoe Hamman #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
1019e3ed392SJoe Hamman 
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_DRAM_TEST			/* memory test, takes time */
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
1059e3ed392SJoe Hamman 
1069e3ed392SJoe Hamman /*
1079e3ed392SJoe Hamman  * Base addresses -- Note these are effective addresses where the
1089e3ed392SJoe Hamman  * actual resources get mapped (not physical addresses)
1099e3ed392SJoe Hamman  */
1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR	/* physical addr of CCSRBAR */
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
1149e3ed392SJoe Hamman 
11533b9079bSKumar Gala /* DDR Setup */
11633b9079bSKumar Gala #define CONFIG_FSL_DDR2
11733b9079bSKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
11833b9079bSKumar Gala #undef CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
11933b9079bSKumar Gala #undef CONFIG_DDR_SPD
12033b9079bSKumar Gala #undef CONFIG_DDR_ECC			/* only for ECC DDR module */
1219e3ed392SJoe Hamman 
12233b9079bSKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
12333b9079bSKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
12433b9079bSKumar Gala 
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
12733b9079bSKumar Gala #define CONFIG_VERY_BIG_RAM
12833b9079bSKumar Gala 
12933b9079bSKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	1
13033b9079bSKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
13133b9079bSKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	2
13233b9079bSKumar Gala 
13333b9079bSKumar Gala /* I2C addresses of SPD EEPROMs */
13433b9079bSKumar Gala #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
1359e3ed392SJoe Hamman 
1369e3ed392SJoe Hamman /*
1379e3ed392SJoe Hamman  * Make sure required options are set
1389e3ed392SJoe Hamman  */
1399e3ed392SJoe Hamman #ifndef CONFIG_SPD_EEPROM
1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_SDRAM_SIZE	256		/* DDR is 256MB */
1419e3ed392SJoe Hamman #endif
1429e3ed392SJoe Hamman 
1439e3ed392SJoe Hamman #undef CONFIG_CLOCKS_IN_MHZ
1449e3ed392SJoe Hamman 
1459e3ed392SJoe Hamman /*
1469e3ed392SJoe Hamman  * FLASH on the Local Bus
1479e3ed392SJoe Hamman  * Two banks, one 8MB the other 64MB, using the CFI driver.
1489e3ed392SJoe Hamman  * Boot from BR0/OR0 bank at 0xff80_0000
1499e3ed392SJoe Hamman  * Alternate BR6/OR6 bank at 0xfb80_0000
1509e3ed392SJoe Hamman  *
1519e3ed392SJoe Hamman  * BR0:
1529e3ed392SJoe Hamman  *    Base address 0 = 0xff80_0000 = BR0[0:16] = 1111 1111 1000 0000 0
1539e3ed392SJoe Hamman  *    Port Size = 8 bits = BRx[19:20] = 01
1549e3ed392SJoe Hamman  *    Use GPCM = BRx[24:26] = 000
1559e3ed392SJoe Hamman  *    Valid = BRx[31] = 1
1569e3ed392SJoe Hamman  *
1579e3ed392SJoe Hamman  * 0    4    8    12   16   20   24   28
1589e3ed392SJoe Hamman  * 1111 1111 1000 0000 0000 1000 0000 0001 = ff800801    BR0
1599e3ed392SJoe Hamman  *
1609e3ed392SJoe Hamman  * BR6:
1619e3ed392SJoe Hamman  *    Base address 6 = 0xfb80_0000 = BR6[0:16] = 1111 1011 1000 0000 0
1629e3ed392SJoe Hamman  *    Port Size = 32 bits = BRx[19:20] = 11
1639e3ed392SJoe Hamman  *    Use GPCM = BRx[24:26] = 000
1649e3ed392SJoe Hamman  *    Valid = BRx[31] = 1
1659e3ed392SJoe Hamman  *
1669e3ed392SJoe Hamman  * 0    4    8    12   16   20   24   28
1679e3ed392SJoe Hamman  * 1111 1011 1000 0000 0001 1000 0000 0001 = fb801801    BR6
1689e3ed392SJoe Hamman  *
1699e3ed392SJoe Hamman  * OR0:
1709e3ed392SJoe Hamman  *    Addr Mask = 8M = OR1[0:16] = 1111 1111 1000 0000 0
1719e3ed392SJoe Hamman  *    XAM = OR0[17:18] = 11
1729e3ed392SJoe Hamman  *    CSNT = OR0[20] = 1
1739e3ed392SJoe Hamman  *    ACS = half cycle delay = OR0[21:22] = 11
1749e3ed392SJoe Hamman  *    SCY = 6 = OR0[24:27] = 0110
1759e3ed392SJoe Hamman  *    TRLX = use relaxed timing = OR0[29] = 1
1769e3ed392SJoe Hamman  *    EAD = use external address latch delay = OR0[31] = 1
1779e3ed392SJoe Hamman  *
1789e3ed392SJoe Hamman  * 0    4    8    12   16   20   24   28
1799e3ed392SJoe Hamman  * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65    OR0
1809e3ed392SJoe Hamman  *
1819e3ed392SJoe Hamman  * OR6:
182ccf1ad53SJeremy McNicoll  *    Addr Mask = 64M = OR6[0:16] = 1111 1000 0000 0000 0
1839e3ed392SJoe Hamman  *    XAM = OR6[17:18] = 11
1849e3ed392SJoe Hamman  *    CSNT = OR6[20] = 1
1859e3ed392SJoe Hamman  *    ACS = half cycle delay = OR6[21:22] = 11
1869e3ed392SJoe Hamman  *    SCY = 6 = OR6[24:27] = 0110
1879e3ed392SJoe Hamman  *    TRLX = use relaxed timing = OR6[29] = 1
1889e3ed392SJoe Hamman  *    EAD = use external address latch delay = OR6[31] = 1
1899e3ed392SJoe Hamman  *
1909e3ed392SJoe Hamman  * 0    4    8    12   16   20   24   28
191ccf1ad53SJeremy McNicoll  * 1111 1000 0000 0000 0110 1110 0110 0101 = f8006e65    OR6
1929e3ed392SJoe Hamman  */
1939e3ed392SJoe Hamman 
1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOT_BLOCK		0xff800000	/* start of 8MB Flash */
1959b3ba24fSPaul Gortmaker #define CONFIG_SYS_ALT_FLASH		0xfb800000	/* 64MB "user" flash */
1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_BOOT_BLOCK	/* start of FLASH 16M */
1979e3ed392SJoe Hamman 
1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM		0xff800801
1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR6_PRELIM		0xfb801801
2009e3ed392SJoe Hamman 
2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_OR0_PRELIM		0xff806e65
2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_OR6_PRELIM		0xf8006e65
2039e3ed392SJoe Hamman 
2049b3ba24fSPaul Gortmaker #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE, \
2059b3ba24fSPaul Gortmaker 					 CONFIG_SYS_ALT_FLASH}
2069b3ba24fSPaul Gortmaker #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
2079b3ba24fSPaul Gortmaker #define CONFIG_SYS_MAX_FLASH_SECT	256		/* sectors per device */
2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
2119e3ed392SJoe Hamman 
21214d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
2139e3ed392SJoe Hamman 
21400b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
2179e3ed392SJoe Hamman 
2189e3ed392SJoe Hamman /* CS5 = Local bus peripherals controlled by the EPLD */
2199e3ed392SJoe Hamman 
2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR5_PRELIM		0xf8000801
2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR5_PRELIM		0xff006e65
2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EPLD_BASE		0xf8000000
2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LED_DISP_BASE	0xf8000000
2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USER_SWITCHES_BASE	0xf8100000
2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BD_REV		0xf8300000
2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_BASE		0xf8b00000
2279e3ed392SJoe Hamman 
2289e3ed392SJoe Hamman /*
22911d5a629SPaul Gortmaker  * SDRAM on the Local Bus (CS3 and CS4)
2309e3ed392SJoe Hamman  */
2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
23211d5a629SPaul Gortmaker #define CONFIG_SYS_LBC_SDRAM_SIZE	128		/* LBC SDRAM is 128MB */
2339e3ed392SJoe Hamman 
2349e3ed392SJoe Hamman /*
23511d5a629SPaul Gortmaker  * Base Register 3 and Option Register 3 configure the 1st 1/2 SDRAM.
2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
2379e3ed392SJoe Hamman  *
2389e3ed392SJoe Hamman  * For BR3, need:
2399e3ed392SJoe Hamman  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
2409e3ed392SJoe Hamman  *    port-size = 32-bits = BR2[19:20] = 11
2419e3ed392SJoe Hamman  *    no parity checking = BR2[21:22] = 00
2429e3ed392SJoe Hamman  *    SDRAM for MSEL = BR2[24:26] = 011
2439e3ed392SJoe Hamman  *    Valid = BR[31] = 1
2449e3ed392SJoe Hamman  *
2459e3ed392SJoe Hamman  * 0    4    8    12   16   20   24   28
2469e3ed392SJoe Hamman  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
2479e3ed392SJoe Hamman  *
2489e3ed392SJoe Hamman  */
2499e3ed392SJoe Hamman 
2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM		0xf0001861
2519e3ed392SJoe Hamman 
2529e3ed392SJoe Hamman /*
25311d5a629SPaul Gortmaker  * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
2549e3ed392SJoe Hamman  *
2559e3ed392SJoe Hamman  * For OR3, need:
2569e3ed392SJoe Hamman  *    64MB mask for AM, OR3[0:7] = 1111 1100
2579e3ed392SJoe Hamman  *		   XAM, OR3[17:18] = 11
2589e3ed392SJoe Hamman  *    10 columns OR3[19-21] = 011
2599e3ed392SJoe Hamman  *    12 rows   OR3[23-25] = 011
2609e3ed392SJoe Hamman  *    EAD set for extra time OR[31] = 0
2619e3ed392SJoe Hamman  *
2629e3ed392SJoe Hamman  * 0    4    8    12   16   20   24   28
2639e3ed392SJoe Hamman  * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
2649e3ed392SJoe Hamman  */
2659e3ed392SJoe Hamman 
2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM		0xfc006cc0
2679e3ed392SJoe Hamman 
26811d5a629SPaul Gortmaker /*
26911d5a629SPaul Gortmaker  * Base Register 4 and Option Register 4 configure the 2nd 1/2 SDRAM.
27011d5a629SPaul Gortmaker  * The base address, (SDRAM_BASE + 1/2*SIZE), is 0xf4000000.
27111d5a629SPaul Gortmaker  *
27211d5a629SPaul Gortmaker  * For BR4, need:
27311d5a629SPaul Gortmaker  *    Base address of 0xf4000000 = BR[0:16] = 1111 0100 0000 0000 0
27411d5a629SPaul Gortmaker  *    port-size = 32-bits = BR2[19:20] = 11
27511d5a629SPaul Gortmaker  *    no parity checking = BR2[21:22] = 00
27611d5a629SPaul Gortmaker  *    SDRAM for MSEL = BR2[24:26] = 011
27711d5a629SPaul Gortmaker  *    Valid = BR[31] = 1
27811d5a629SPaul Gortmaker  *
27911d5a629SPaul Gortmaker  * 0    4    8    12   16   20   24   28
28011d5a629SPaul Gortmaker  * 1111 0000 0000 0000 0001 1000 0110 0001 = f4001861
28111d5a629SPaul Gortmaker  *
28211d5a629SPaul Gortmaker  */
28311d5a629SPaul Gortmaker 
28411d5a629SPaul Gortmaker #define CONFIG_SYS_BR4_PRELIM		0xf4001861
28511d5a629SPaul Gortmaker 
28611d5a629SPaul Gortmaker /*
28711d5a629SPaul Gortmaker  * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
28811d5a629SPaul Gortmaker  *
28911d5a629SPaul Gortmaker  * For OR4, need:
29011d5a629SPaul Gortmaker  *    64MB mask for AM, OR3[0:7] = 1111 1100
29111d5a629SPaul Gortmaker  *		   XAM, OR3[17:18] = 11
29211d5a629SPaul Gortmaker  *    10 columns OR3[19-21] = 011
29311d5a629SPaul Gortmaker  *    12 rows   OR3[23-25] = 011
29411d5a629SPaul Gortmaker  *    EAD set for extra time OR[31] = 0
29511d5a629SPaul Gortmaker  *
29611d5a629SPaul Gortmaker  * 0    4    8    12   16   20   24   28
29711d5a629SPaul Gortmaker  * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
29811d5a629SPaul Gortmaker  */
29911d5a629SPaul Gortmaker 
30011d5a629SPaul Gortmaker #define CONFIG_SYS_OR4_PRELIM		0xfc006cc0
30111d5a629SPaul Gortmaker 
3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR		0x00000002    /* LB clock ratio reg */
3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000    /* LB config reg */
3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT		0x20000000  /* LB sdram refresh timer */
3056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR		0x00000000  /* LB refresh timer prescal*/
3069e3ed392SJoe Hamman 
3079e3ed392SJoe Hamman /*
3089e3ed392SJoe Hamman  * Common settings for all Local Bus SDRAM commands.
3099e3ed392SJoe Hamman  * At run time, either BSMA1516 (for CPU 1.1)
3109e3ed392SJoe Hamman  *                  or BSMA1617 (for CPU 1.0) (old)
3119e3ed392SJoe Hamman  * is OR'ed in too.
3129e3ed392SJoe Hamman  */
313b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON	( LSDMR_RFCR16		\
314b0fe93edSKumar Gala 				| LSDMR_PRETOACT7	\
315b0fe93edSKumar Gala 				| LSDMR_ACTTORW7	\
316b0fe93edSKumar Gala 				| LSDMR_BL8		\
317b0fe93edSKumar Gala 				| LSDMR_WRC4		\
318b0fe93edSKumar Gala 				| LSDMR_CL3		\
319b0fe93edSKumar Gala 				| LSDMR_RFEN		\
3209e3ed392SJoe Hamman 				)
3219e3ed392SJoe Hamman 
3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
324553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x4000		/* Size of used area in RAM */
3259e3ed392SJoe Hamman 
3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_L2_ADDR	0xf8f80000	/* relocate boot L2SRAM */
3279e3ed392SJoe Hamman 
328*25ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
3309e3ed392SJoe Hamman 
331dd9ca98fSPaul Gortmaker /*
332dd9ca98fSPaul Gortmaker  * For soldered on flash, (128kB/sector) we use 2 sectors for u-boot and
33314d0a02aSWolfgang Denk  * one for env+bootpg (CONFIG_SYS_TEXT_BASE=0xfffa_0000, 384kB total).  For SODIMM
334dd9ca98fSPaul Gortmaker  * flash (512kB/sector) we use 1 sector for u-boot, and one for env+bootpg
33514d0a02aSWolfgang Denk  * (CONFIG_SYS_TEXT_BASE=0xfff0_0000, 1MB total).  This dynamically sets the right
336dd9ca98fSPaul Gortmaker  * thing for MONITOR_LEN in both cases.
337dd9ca98fSPaul Gortmaker  */
33814d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_LEN		(~CONFIG_SYS_TEXT_BASE + 1)
3396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(128 * 1024)	/* Reserved for malloc */
3409e3ed392SJoe Hamman 
3419e3ed392SJoe Hamman /* Serial Port */
3429e3ed392SJoe Hamman #define CONFIG_CONS_INDEX	1
3436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
3462738bc8dSPaul Gortmaker #define CONFIG_SYS_NS16550_CLK		(400000000 / CONFIG_SYS_CLK_DIV)
3479e3ed392SJoe Hamman 
3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \
3499e3ed392SJoe Hamman 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
3509e3ed392SJoe Hamman 
3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
3539e3ed392SJoe Hamman 
3549e3ed392SJoe Hamman /* Use the HUSH parser */
3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef	CONFIG_SYS_HUSH_PARSER
3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
3589e3ed392SJoe Hamman #endif
3599e3ed392SJoe Hamman 
3609e3ed392SJoe Hamman /* pass open firmware flat tree */
3619e3ed392SJoe Hamman #define CONFIG_OF_LIBFDT		1
3629e3ed392SJoe Hamman #define CONFIG_OF_BOARD_SETUP		1
3639e3ed392SJoe Hamman #define CONFIG_OF_STDOUT_VIA_ALIAS	1
3649e3ed392SJoe Hamman 
3659e3ed392SJoe Hamman /*
3669e3ed392SJoe Hamman  * I2C
3679e3ed392SJoe Hamman  */
3689e3ed392SJoe Hamman #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
3699e3ed392SJoe Hamman #define CONFIG_HARD_I2C		/* I2C with hardware support*/
3709e3ed392SJoe Hamman #undef	CONFIG_SOFT_I2C		/* I2C bit-banged */
3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR	0x50
3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3000
3759e3ed392SJoe Hamman 
3769e3ed392SJoe Hamman /*
3779e3ed392SJoe Hamman  * General PCI
3789e3ed392SJoe Hamman  * Memory space is mapped 1-1, but I/O space must start from 0.
3799e3ed392SJoe Hamman  */
380fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI_VIRT		0x80000000	/* 1G PCI TLB */
3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_PHYS		0x80000000	/* 1G PCI TLB */
3829e3ed392SJoe Hamman 
383fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
384fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_MEM_BUS		0x80000000
385fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_MEM_PHYS	0x80000000
3866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
387fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_IO_VIRT		0xe2000000
388fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_IO_BUS		0x00000000
3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS		0xe2000000
390fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_IO_SIZE		0x00800000	/* 8M */
3919e3ed392SJoe Hamman 
3929e3ed392SJoe Hamman #ifdef CONFIG_PCIE1
393fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_MEM_VIRT	0xa0000000
394fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_MEM_BUS	0xa0000000
395fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_MEM_PHYS	0xa0000000
3966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
397fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_IO_VIRT	0xe2800000
398fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
399fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_IO_PHYS	0xe2800000
400fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000	/* 8M */
4019e3ed392SJoe Hamman #endif
4029e3ed392SJoe Hamman 
4039e3ed392SJoe Hamman #ifdef CONFIG_RIO
4049e3ed392SJoe Hamman /*
4059e3ed392SJoe Hamman  * RapidIO MMU
4069e3ed392SJoe Hamman  */
4076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_BASE	0xC0000000
4086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE	0x20000000	/* 512M */
4099e3ed392SJoe Hamman #endif
4109e3ed392SJoe Hamman 
4119e3ed392SJoe Hamman #if defined(CONFIG_PCI)
4129e3ed392SJoe Hamman 
4139e3ed392SJoe Hamman #define CONFIG_NET_MULTI
4149e3ed392SJoe Hamman #define CONFIG_PCI_PNP			/* do pci plug-and-play */
4159e3ed392SJoe Hamman 
4169e3ed392SJoe Hamman #undef CONFIG_EEPRO100
4179e3ed392SJoe Hamman #undef CONFIG_TULIP
4189e3ed392SJoe Hamman 
419fdc7eb90SPaul Gortmaker #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
4209e3ed392SJoe Hamman 
4219e3ed392SJoe Hamman #endif	/* CONFIG_PCI */
4229e3ed392SJoe Hamman 
4239e3ed392SJoe Hamman 
4249e3ed392SJoe Hamman #if defined(CONFIG_TSEC_ENET)
4259e3ed392SJoe Hamman 
4269e3ed392SJoe Hamman #ifndef CONFIG_NET_MULTI
4279e3ed392SJoe Hamman #define CONFIG_NET_MULTI	1
4289e3ed392SJoe Hamman #endif
4299e3ed392SJoe Hamman 
4309e3ed392SJoe Hamman #define CONFIG_MII		1	/* MII PHY management */
4319e3ed392SJoe Hamman #define CONFIG_TSEC1	1
4329e3ed392SJoe Hamman #define CONFIG_TSEC1_NAME	"eTSEC0"
4339e3ed392SJoe Hamman #define CONFIG_TSEC2	1
4349e3ed392SJoe Hamman #define CONFIG_TSEC2_NAME	"eTSEC1"
4359e3ed392SJoe Hamman #undef CONFIG_MPC85XX_FEC
4369e3ed392SJoe Hamman 
43758da8890SPaul Gortmaker #define TSEC1_PHY_ADDR		0x19
43858da8890SPaul Gortmaker #define TSEC2_PHY_ADDR		0x1a
4399e3ed392SJoe Hamman 
4409e3ed392SJoe Hamman #define TSEC1_PHYIDX		0
4419e3ed392SJoe Hamman #define TSEC2_PHYIDX		0
442bd93105fSPaul Gortmaker 
4439e3ed392SJoe Hamman #define TSEC1_FLAGS		TSEC_GIGABIT
4449e3ed392SJoe Hamman #define TSEC2_FLAGS		TSEC_GIGABIT
4459e3ed392SJoe Hamman 
4469e3ed392SJoe Hamman /* Options are: eTSEC[0-3] */
4479e3ed392SJoe Hamman #define CONFIG_ETHPRIME		"eTSEC0"
4489e3ed392SJoe Hamman #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
4499e3ed392SJoe Hamman #endif	/* CONFIG_TSEC_ENET */
4509e3ed392SJoe Hamman 
4519e3ed392SJoe Hamman /*
4529e3ed392SJoe Hamman  * Environment
4539e3ed392SJoe Hamman  */
4545a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
4550e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x2000
45614d0a02aSWolfgang Denk #if CONFIG_SYS_TEXT_BASE == 0xfff00000	/* Boot from 64MB SODIMM */
457dd9ca98fSPaul Gortmaker #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x80000)
458dd9ca98fSPaul Gortmaker #define CONFIG_ENV_SECT_SIZE	0x80000	/* 512K(one sector) for env */
45914d0a02aSWolfgang Denk #elif CONFIG_SYS_TEXT_BASE == 0xfffa0000	/* Boot from 8MB soldered flash */
460dd9ca98fSPaul Gortmaker #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x40000)
461dd9ca98fSPaul Gortmaker #define CONFIG_ENV_SECT_SIZE	0x20000	/* 128K(one sector) for env */
462dd9ca98fSPaul Gortmaker #else
463dd9ca98fSPaul Gortmaker #warning undefined environment size/location.
464dd9ca98fSPaul Gortmaker #endif
4659e3ed392SJoe Hamman 
4669e3ed392SJoe Hamman #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
4689e3ed392SJoe Hamman 
4699e3ed392SJoe Hamman /*
4709e3ed392SJoe Hamman  * BOOTP options
4719e3ed392SJoe Hamman  */
4729e3ed392SJoe Hamman #define CONFIG_BOOTP_BOOTFILESIZE
4739e3ed392SJoe Hamman #define CONFIG_BOOTP_BOOTPATH
4749e3ed392SJoe Hamman #define CONFIG_BOOTP_GATEWAY
4759e3ed392SJoe Hamman #define CONFIG_BOOTP_HOSTNAME
4769e3ed392SJoe Hamman 
4779e3ed392SJoe Hamman 
4789e3ed392SJoe Hamman /*
4799e3ed392SJoe Hamman  * Command line configuration.
4809e3ed392SJoe Hamman  */
4819e3ed392SJoe Hamman #include <config_cmd_default.h>
4829e3ed392SJoe Hamman 
4839e3ed392SJoe Hamman #define CONFIG_CMD_PING
4849e3ed392SJoe Hamman #define CONFIG_CMD_I2C
4859e3ed392SJoe Hamman #define CONFIG_CMD_MII
4869e3ed392SJoe Hamman #define CONFIG_CMD_ELF
487199e262eSBecky Bruce #define CONFIG_CMD_REGINFO
4889e3ed392SJoe Hamman 
4899e3ed392SJoe Hamman #if defined(CONFIG_PCI)
4909e3ed392SJoe Hamman     #define CONFIG_CMD_PCI
4919e3ed392SJoe Hamman #endif
4929e3ed392SJoe Hamman 
4939e3ed392SJoe Hamman 
4949e3ed392SJoe Hamman #undef CONFIG_WATCHDOG			/* watchdog disabled */
4959e3ed392SJoe Hamman 
4969e3ed392SJoe Hamman /*
4979e3ed392SJoe Hamman  * Miscellaneous configurable options
4989e3ed392SJoe Hamman  */
499ad22f927SPaul Gortmaker #define CONFIG_CMDLINE_EDITING			/* undef to save memory */
5005be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
5016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
5026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
5036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
5049e3ed392SJoe Hamman #if defined(CONFIG_CMD_KGDB)
5056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
5069e3ed392SJoe Hamman #else
5076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
5089e3ed392SJoe Hamman #endif
5096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
5106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
5116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
5126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
5139e3ed392SJoe Hamman 
5149e3ed392SJoe Hamman /*
5159e3ed392SJoe Hamman  * For booting Linux, the board info and command line data
5169e3ed392SJoe Hamman  * have to be in the first 8 MB of memory, since this is
5179e3ed392SJoe Hamman  * the maximum mapped by the Linux kernel during initialization.
5189e3ed392SJoe Hamman  */
5196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
5209e3ed392SJoe Hamman 
5219e3ed392SJoe Hamman #if defined(CONFIG_CMD_KGDB)
5229e3ed392SJoe Hamman #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
5239e3ed392SJoe Hamman #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
5249e3ed392SJoe Hamman #endif
5259e3ed392SJoe Hamman 
5269e3ed392SJoe Hamman /*
5279e3ed392SJoe Hamman  * Environment Configuration
5289e3ed392SJoe Hamman  */
5299e3ed392SJoe Hamman 
5309e3ed392SJoe Hamman /* The mac addresses for all ethernet interface */
5319e3ed392SJoe Hamman #if defined(CONFIG_TSEC_ENET)
5329e3ed392SJoe Hamman #define CONFIG_HAS_ETH0
5339e3ed392SJoe Hamman #define CONFIG_ETHADDR	 02:E0:0C:00:00:FD
5349e3ed392SJoe Hamman #define CONFIG_HAS_ETH1
5359e3ed392SJoe Hamman #define CONFIG_ETH1ADDR	 02:E0:0C:00:01:FD
5369e3ed392SJoe Hamman #endif
5379e3ed392SJoe Hamman 
5389e3ed392SJoe Hamman #define CONFIG_IPADDR	 192.168.0.55
5399e3ed392SJoe Hamman 
5409e3ed392SJoe Hamman #define CONFIG_HOSTNAME	 sbc8548
5419e3ed392SJoe Hamman #define CONFIG_ROOTPATH	 /opt/eldk/ppc_85xx
5429e3ed392SJoe Hamman #define CONFIG_BOOTFILE	 /uImage
5439e3ed392SJoe Hamman #define CONFIG_UBOOTPATH /u-boot.bin	/* TFTP server */
5449e3ed392SJoe Hamman 
5459e3ed392SJoe Hamman #define CONFIG_SERVERIP	 192.168.0.2
5469e3ed392SJoe Hamman #define CONFIG_GATEWAYIP 192.168.0.1
5479e3ed392SJoe Hamman #define CONFIG_NETMASK	 255.255.255.0
5489e3ed392SJoe Hamman 
5499e3ed392SJoe Hamman #define CONFIG_LOADADDR	1000000	/*default location for tftp and bootm*/
5509e3ed392SJoe Hamman 
5519e3ed392SJoe Hamman #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
5529e3ed392SJoe Hamman #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs*/
5539e3ed392SJoe Hamman 
5549e3ed392SJoe Hamman #define CONFIG_BAUDRATE	115200
5559e3ed392SJoe Hamman 
5569e3ed392SJoe Hamman #define	CONFIG_EXTRA_ENV_SETTINGS				\
5579e3ed392SJoe Hamman  "netdev=eth0\0"						\
5589e3ed392SJoe Hamman  "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
5599e3ed392SJoe Hamman  "tftpflash=tftpboot $loadaddr $uboot; "			\
56014d0a02aSWolfgang Denk 	"protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
56114d0a02aSWolfgang Denk 	"erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "		\
56214d0a02aSWolfgang Denk 	"cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; "	\
56314d0a02aSWolfgang Denk 	"protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "		\
56414d0a02aSWolfgang Denk 	"cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"	\
5659e3ed392SJoe Hamman  "consoledev=ttyS0\0"				\
5669e3ed392SJoe Hamman  "ramdiskaddr=2000000\0"			\
5679e3ed392SJoe Hamman  "ramdiskfile=uRamdisk\0"			\
5689e3ed392SJoe Hamman  "fdtaddr=c00000\0"				\
5699e3ed392SJoe Hamman  "fdtfile=sbc8548.dtb\0"
5709e3ed392SJoe Hamman 
5719e3ed392SJoe Hamman #define CONFIG_NFSBOOTCOMMAND						\
5729e3ed392SJoe Hamman    "setenv bootargs root=/dev/nfs rw "					\
5739e3ed392SJoe Hamman       "nfsroot=$serverip:$rootpath "					\
5749e3ed392SJoe Hamman       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
5759e3ed392SJoe Hamman       "console=$consoledev,$baudrate $othbootargs;"			\
5769e3ed392SJoe Hamman    "tftp $loadaddr $bootfile;"						\
5779e3ed392SJoe Hamman    "tftp $fdtaddr $fdtfile;"						\
5789e3ed392SJoe Hamman    "bootm $loadaddr - $fdtaddr"
5799e3ed392SJoe Hamman 
5809e3ed392SJoe Hamman 
5819e3ed392SJoe Hamman #define CONFIG_RAMBOOTCOMMAND \
5829e3ed392SJoe Hamman    "setenv bootargs root=/dev/ram rw "					\
5839e3ed392SJoe Hamman       "console=$consoledev,$baudrate $othbootargs;"			\
5849e3ed392SJoe Hamman    "tftp $ramdiskaddr $ramdiskfile;"					\
5859e3ed392SJoe Hamman    "tftp $loadaddr $bootfile;"						\
5869e3ed392SJoe Hamman    "tftp $fdtaddr $fdtfile;"						\
5879e3ed392SJoe Hamman    "bootm $loadaddr $ramdiskaddr $fdtaddr"
5889e3ed392SJoe Hamman 
5899e3ed392SJoe Hamman #define CONFIG_BOOTCOMMAND	CONFIG_RAMBOOTCOMMAND
5909e3ed392SJoe Hamman 
5919e3ed392SJoe Hamman #endif	/* __CONFIG_H */
592