xref: /rk3399_rockchip-uboot/include/configs/sbc8548.h (revision 11d5a629f8a40f9d7cffc74e58f4e3ed258e56ab)
19e3ed392SJoe Hamman /*
29e3ed392SJoe Hamman  * Copyright 2007 Wind River Systems <www.windriver.com>
39e3ed392SJoe Hamman  * Copyright 2007 Embedded Specialties, Inc.
49e3ed392SJoe Hamman  * Copyright 2004, 2007 Freescale Semiconductor.
59e3ed392SJoe Hamman  *
69e3ed392SJoe Hamman  * See file CREDITS for list of people who contributed to this
79e3ed392SJoe Hamman  * project.
89e3ed392SJoe Hamman  *
99e3ed392SJoe Hamman  * This program is free software; you can redistribute it and/or
109e3ed392SJoe Hamman  * modify it under the terms of the GNU General Public License as
119e3ed392SJoe Hamman  * published by the Free Software Foundation; either version 2 of
129e3ed392SJoe Hamman  * the License, or (at your option) any later version.
139e3ed392SJoe Hamman  *
149e3ed392SJoe Hamman  * This program is distributed in the hope that it will be useful,
159e3ed392SJoe Hamman  * but WITHOUT ANY WARRANTY; without even the implied warranty of
169e3ed392SJoe Hamman  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
179e3ed392SJoe Hamman  * GNU General Public License for more details.
189e3ed392SJoe Hamman  *
199e3ed392SJoe Hamman  * You should have received a copy of the GNU General Public License
209e3ed392SJoe Hamman  * along with this program; if not, write to the Free Software
219e3ed392SJoe Hamman  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
229e3ed392SJoe Hamman  * MA 02111-1307 USA
239e3ed392SJoe Hamman  */
249e3ed392SJoe Hamman 
259e3ed392SJoe Hamman /*
269e3ed392SJoe Hamman  * sbc8548 board configuration file
279e3ed392SJoe Hamman  *
289e3ed392SJoe Hamman  * Please refer to doc/README.sbc85xx for more info.
299e3ed392SJoe Hamman  *
309e3ed392SJoe Hamman  */
319e3ed392SJoe Hamman #ifndef __CONFIG_H
329e3ed392SJoe Hamman #define __CONFIG_H
339e3ed392SJoe Hamman 
349e3ed392SJoe Hamman /* High Level Configuration Options */
359e3ed392SJoe Hamman #define CONFIG_BOOKE		1	/* BOOKE */
369e3ed392SJoe Hamman #define CONFIG_E500		1	/* BOOKE e500 family */
379e3ed392SJoe Hamman #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41/48 */
389e3ed392SJoe Hamman #define CONFIG_MPC8548		1	/* MPC8548 specific */
399e3ed392SJoe Hamman #define CONFIG_SBC8548		1	/* SBC8548 board specific */
409e3ed392SJoe Hamman 
419e3ed392SJoe Hamman #undef CONFIG_PCI		/* enable any pci type devices */
429e3ed392SJoe Hamman #undef CONFIG_PCI1		/* PCI controller 1 */
439e3ed392SJoe Hamman #undef CONFIG_PCIE1		/* PCIE controler 1 (slot 1) */
449e3ed392SJoe Hamman #undef CONFIG_RIO
459e3ed392SJoe Hamman #undef CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
469e3ed392SJoe Hamman 
479e3ed392SJoe Hamman #define CONFIG_TSEC_ENET		/* tsec ethernet support */
489e3ed392SJoe Hamman #define CONFIG_ENV_OVERWRITE
499e3ed392SJoe Hamman 
509e3ed392SJoe Hamman #define CONFIG_INTERRUPTS		/* enable pci, srio, ddr interrupts */
519e3ed392SJoe Hamman 
52e2b159d0SKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
539e3ed392SJoe Hamman 
549e3ed392SJoe Hamman #define CONFIG_SYS_CLK_FREQ	66000000 /* SBC8548 default SYSCLK */
559e3ed392SJoe Hamman 
569e3ed392SJoe Hamman /*
579e3ed392SJoe Hamman  * These can be toggled for performance analysis, otherwise use default.
589e3ed392SJoe Hamman  */
599e3ed392SJoe Hamman #define CONFIG_L2_CACHE			/* toggle L2 cache */
609e3ed392SJoe Hamman #define CONFIG_BTB			/* toggle branch predition */
619e3ed392SJoe Hamman 
629e3ed392SJoe Hamman /*
639e3ed392SJoe Hamman  * Only possible on E500 Version 2 or newer cores.
649e3ed392SJoe Hamman  */
659e3ed392SJoe Hamman #define CONFIG_ENABLE_36BIT_PHYS	1
669e3ed392SJoe Hamman 
679e3ed392SJoe Hamman #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
689e3ed392SJoe Hamman 
696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_DRAM_TEST			/* memory test, takes time */
706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
729e3ed392SJoe Hamman 
739e3ed392SJoe Hamman /*
749e3ed392SJoe Hamman  * Base addresses -- Note these are effective addresses where the
759e3ed392SJoe Hamman  * actual resources get mapped (not physical addresses)
769e3ed392SJoe Hamman  */
776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR	/* physical addr of CCSRBAR */
806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
819e3ed392SJoe Hamman 
826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_ADDR	(CONFIG_SYS_CCSRBAR+0x8000)
836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_ADDR	(CONFIG_SYS_CCSRBAR+0x9000)
846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_ADDR	(CONFIG_SYS_CCSRBAR+0xa000)
859e3ed392SJoe Hamman 
8633b9079bSKumar Gala /* DDR Setup */
8733b9079bSKumar Gala #define CONFIG_FSL_DDR2
8833b9079bSKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
8933b9079bSKumar Gala #undef CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
9033b9079bSKumar Gala #undef CONFIG_DDR_SPD
9133b9079bSKumar Gala #undef CONFIG_DDR_ECC			/* only for ECC DDR module */
929e3ed392SJoe Hamman 
9333b9079bSKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
9433b9079bSKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
9533b9079bSKumar Gala 
966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
9833b9079bSKumar Gala #define CONFIG_VERY_BIG_RAM
9933b9079bSKumar Gala 
10033b9079bSKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	1
10133b9079bSKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
10233b9079bSKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	2
10333b9079bSKumar Gala 
10433b9079bSKumar Gala /* I2C addresses of SPD EEPROMs */
10533b9079bSKumar Gala #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
1069e3ed392SJoe Hamman 
1079e3ed392SJoe Hamman /*
1089e3ed392SJoe Hamman  * Make sure required options are set
1099e3ed392SJoe Hamman  */
1109e3ed392SJoe Hamman #ifndef CONFIG_SPD_EEPROM
1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_SDRAM_SIZE	256		/* DDR is 256MB */
1129e3ed392SJoe Hamman #endif
1139e3ed392SJoe Hamman 
1149e3ed392SJoe Hamman #undef CONFIG_CLOCKS_IN_MHZ
1159e3ed392SJoe Hamman 
1169e3ed392SJoe Hamman /*
1179e3ed392SJoe Hamman  * FLASH on the Local Bus
1189e3ed392SJoe Hamman  * Two banks, one 8MB the other 64MB, using the CFI driver.
1199e3ed392SJoe Hamman  * Boot from BR0/OR0 bank at 0xff80_0000
1209e3ed392SJoe Hamman  * Alternate BR6/OR6 bank at 0xfb80_0000
1219e3ed392SJoe Hamman  *
1229e3ed392SJoe Hamman  * BR0:
1239e3ed392SJoe Hamman  *    Base address 0 = 0xff80_0000 = BR0[0:16] = 1111 1111 1000 0000 0
1249e3ed392SJoe Hamman  *    Port Size = 8 bits = BRx[19:20] = 01
1259e3ed392SJoe Hamman  *    Use GPCM = BRx[24:26] = 000
1269e3ed392SJoe Hamman  *    Valid = BRx[31] = 1
1279e3ed392SJoe Hamman  *
1289e3ed392SJoe Hamman  * 0    4    8    12   16   20   24   28
1299e3ed392SJoe Hamman  * 1111 1111 1000 0000 0000 1000 0000 0001 = ff800801    BR0
1309e3ed392SJoe Hamman  *
1319e3ed392SJoe Hamman  * BR6:
1329e3ed392SJoe Hamman  *    Base address 6 = 0xfb80_0000 = BR6[0:16] = 1111 1011 1000 0000 0
1339e3ed392SJoe Hamman  *    Port Size = 32 bits = BRx[19:20] = 11
1349e3ed392SJoe Hamman  *    Use GPCM = BRx[24:26] = 000
1359e3ed392SJoe Hamman  *    Valid = BRx[31] = 1
1369e3ed392SJoe Hamman  *
1379e3ed392SJoe Hamman  * 0    4    8    12   16   20   24   28
1389e3ed392SJoe Hamman  * 1111 1011 1000 0000 0001 1000 0000 0001 = fb801801    BR6
1399e3ed392SJoe Hamman  *
1409e3ed392SJoe Hamman  * OR0:
1419e3ed392SJoe Hamman  *    Addr Mask = 8M = OR1[0:16] = 1111 1111 1000 0000 0
1429e3ed392SJoe Hamman  *    XAM = OR0[17:18] = 11
1439e3ed392SJoe Hamman  *    CSNT = OR0[20] = 1
1449e3ed392SJoe Hamman  *    ACS = half cycle delay = OR0[21:22] = 11
1459e3ed392SJoe Hamman  *    SCY = 6 = OR0[24:27] = 0110
1469e3ed392SJoe Hamman  *    TRLX = use relaxed timing = OR0[29] = 1
1479e3ed392SJoe Hamman  *    EAD = use external address latch delay = OR0[31] = 1
1489e3ed392SJoe Hamman  *
1499e3ed392SJoe Hamman  * 0    4    8    12   16   20   24   28
1509e3ed392SJoe Hamman  * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65    OR0
1519e3ed392SJoe Hamman  *
1529e3ed392SJoe Hamman  * OR6:
153ccf1ad53SJeremy McNicoll  *    Addr Mask = 64M = OR6[0:16] = 1111 1000 0000 0000 0
1549e3ed392SJoe Hamman  *    XAM = OR6[17:18] = 11
1559e3ed392SJoe Hamman  *    CSNT = OR6[20] = 1
1569e3ed392SJoe Hamman  *    ACS = half cycle delay = OR6[21:22] = 11
1579e3ed392SJoe Hamman  *    SCY = 6 = OR6[24:27] = 0110
1589e3ed392SJoe Hamman  *    TRLX = use relaxed timing = OR6[29] = 1
1599e3ed392SJoe Hamman  *    EAD = use external address latch delay = OR6[31] = 1
1609e3ed392SJoe Hamman  *
1619e3ed392SJoe Hamman  * 0    4    8    12   16   20   24   28
162ccf1ad53SJeremy McNicoll  * 1111 1000 0000 0000 0110 1110 0110 0101 = f8006e65    OR6
1639e3ed392SJoe Hamman  */
1649e3ed392SJoe Hamman 
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOT_BLOCK		0xff800000	/* start of 8MB Flash */
1669b3ba24fSPaul Gortmaker #define CONFIG_SYS_ALT_FLASH		0xfb800000	/* 64MB "user" flash */
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_BOOT_BLOCK	/* start of FLASH 16M */
1689e3ed392SJoe Hamman 
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM		0xff800801
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR6_PRELIM		0xfb801801
1719e3ed392SJoe Hamman 
1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_OR0_PRELIM		0xff806e65
1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_OR6_PRELIM		0xf8006e65
1749e3ed392SJoe Hamman 
1759b3ba24fSPaul Gortmaker #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE, \
1769b3ba24fSPaul Gortmaker 					 CONFIG_SYS_ALT_FLASH}
1779b3ba24fSPaul Gortmaker #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
1789b3ba24fSPaul Gortmaker #define CONFIG_SYS_MAX_FLASH_SECT	256		/* sectors per device */
1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
1829e3ed392SJoe Hamman 
1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	TEXT_BASE	/* start of monitor */
1849e3ed392SJoe Hamman 
18500b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
1889e3ed392SJoe Hamman 
1899e3ed392SJoe Hamman /* CS5 = Local bus peripherals controlled by the EPLD */
1909e3ed392SJoe Hamman 
1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR5_PRELIM		0xf8000801
1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR5_PRELIM		0xff006e65
1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EPLD_BASE		0xf8000000
1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LED_DISP_BASE	0xf8000000
1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USER_SWITCHES_BASE	0xf8100000
1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BD_REV		0xf8300000
1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_BASE		0xf8b00000
1989e3ed392SJoe Hamman 
1999e3ed392SJoe Hamman /*
200*11d5a629SPaul Gortmaker  * SDRAM on the Local Bus (CS3 and CS4)
2019e3ed392SJoe Hamman  */
2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
203*11d5a629SPaul Gortmaker #define CONFIG_SYS_LBC_SDRAM_SIZE	128		/* LBC SDRAM is 128MB */
2049e3ed392SJoe Hamman 
2059e3ed392SJoe Hamman /*
206*11d5a629SPaul Gortmaker  * Base Register 3 and Option Register 3 configure the 1st 1/2 SDRAM.
2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
2089e3ed392SJoe Hamman  *
2099e3ed392SJoe Hamman  * For BR3, need:
2109e3ed392SJoe Hamman  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
2119e3ed392SJoe Hamman  *    port-size = 32-bits = BR2[19:20] = 11
2129e3ed392SJoe Hamman  *    no parity checking = BR2[21:22] = 00
2139e3ed392SJoe Hamman  *    SDRAM for MSEL = BR2[24:26] = 011
2149e3ed392SJoe Hamman  *    Valid = BR[31] = 1
2159e3ed392SJoe Hamman  *
2169e3ed392SJoe Hamman  * 0    4    8    12   16   20   24   28
2179e3ed392SJoe Hamman  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
2189e3ed392SJoe Hamman  *
2199e3ed392SJoe Hamman  */
2209e3ed392SJoe Hamman 
2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM		0xf0001861
2229e3ed392SJoe Hamman 
2239e3ed392SJoe Hamman /*
224*11d5a629SPaul Gortmaker  * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
2259e3ed392SJoe Hamman  *
2269e3ed392SJoe Hamman  * For OR3, need:
2279e3ed392SJoe Hamman  *    64MB mask for AM, OR3[0:7] = 1111 1100
2289e3ed392SJoe Hamman  *		   XAM, OR3[17:18] = 11
2299e3ed392SJoe Hamman  *    10 columns OR3[19-21] = 011
2309e3ed392SJoe Hamman  *    12 rows   OR3[23-25] = 011
2319e3ed392SJoe Hamman  *    EAD set for extra time OR[31] = 0
2329e3ed392SJoe Hamman  *
2339e3ed392SJoe Hamman  * 0    4    8    12   16   20   24   28
2349e3ed392SJoe Hamman  * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
2359e3ed392SJoe Hamman  */
2369e3ed392SJoe Hamman 
2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM		0xfc006cc0
2389e3ed392SJoe Hamman 
239*11d5a629SPaul Gortmaker /*
240*11d5a629SPaul Gortmaker  * Base Register 4 and Option Register 4 configure the 2nd 1/2 SDRAM.
241*11d5a629SPaul Gortmaker  * The base address, (SDRAM_BASE + 1/2*SIZE), is 0xf4000000.
242*11d5a629SPaul Gortmaker  *
243*11d5a629SPaul Gortmaker  * For BR4, need:
244*11d5a629SPaul Gortmaker  *    Base address of 0xf4000000 = BR[0:16] = 1111 0100 0000 0000 0
245*11d5a629SPaul Gortmaker  *    port-size = 32-bits = BR2[19:20] = 11
246*11d5a629SPaul Gortmaker  *    no parity checking = BR2[21:22] = 00
247*11d5a629SPaul Gortmaker  *    SDRAM for MSEL = BR2[24:26] = 011
248*11d5a629SPaul Gortmaker  *    Valid = BR[31] = 1
249*11d5a629SPaul Gortmaker  *
250*11d5a629SPaul Gortmaker  * 0    4    8    12   16   20   24   28
251*11d5a629SPaul Gortmaker  * 1111 0000 0000 0000 0001 1000 0110 0001 = f4001861
252*11d5a629SPaul Gortmaker  *
253*11d5a629SPaul Gortmaker  */
254*11d5a629SPaul Gortmaker 
255*11d5a629SPaul Gortmaker #define CONFIG_SYS_BR4_PRELIM		0xf4001861
256*11d5a629SPaul Gortmaker 
257*11d5a629SPaul Gortmaker /*
258*11d5a629SPaul Gortmaker  * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
259*11d5a629SPaul Gortmaker  *
260*11d5a629SPaul Gortmaker  * For OR4, need:
261*11d5a629SPaul Gortmaker  *    64MB mask for AM, OR3[0:7] = 1111 1100
262*11d5a629SPaul Gortmaker  *		   XAM, OR3[17:18] = 11
263*11d5a629SPaul Gortmaker  *    10 columns OR3[19-21] = 011
264*11d5a629SPaul Gortmaker  *    12 rows   OR3[23-25] = 011
265*11d5a629SPaul Gortmaker  *    EAD set for extra time OR[31] = 0
266*11d5a629SPaul Gortmaker  *
267*11d5a629SPaul Gortmaker  * 0    4    8    12   16   20   24   28
268*11d5a629SPaul Gortmaker  * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
269*11d5a629SPaul Gortmaker  */
270*11d5a629SPaul Gortmaker 
271*11d5a629SPaul Gortmaker #define CONFIG_SYS_OR4_PRELIM		0xfc006cc0
272*11d5a629SPaul Gortmaker 
2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR		0x00000002    /* LB clock ratio reg */
2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000    /* LB config reg */
2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT		0x20000000  /* LB sdram refresh timer */
2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR		0x00000000  /* LB refresh timer prescal*/
2779e3ed392SJoe Hamman 
2789e3ed392SJoe Hamman /*
2799e3ed392SJoe Hamman  * Common settings for all Local Bus SDRAM commands.
2809e3ed392SJoe Hamman  * At run time, either BSMA1516 (for CPU 1.1)
2819e3ed392SJoe Hamman  *                  or BSMA1617 (for CPU 1.0) (old)
2829e3ed392SJoe Hamman  * is OR'ed in too.
2839e3ed392SJoe Hamman  */
284b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON	( LSDMR_RFCR16		\
285b0fe93edSKumar Gala 				| LSDMR_PRETOACT7	\
286b0fe93edSKumar Gala 				| LSDMR_ACTTORW7	\
287b0fe93edSKumar Gala 				| LSDMR_BL8		\
288b0fe93edSKumar Gala 				| LSDMR_WRC4		\
289b0fe93edSKumar Gala 				| LSDMR_CL3		\
290b0fe93edSKumar Gala 				| LSDMR_RFEN		\
2919e3ed392SJoe Hamman 				)
2929e3ed392SJoe Hamman 
2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END	0x4000		/* End of used area in RAM */
2969e3ed392SJoe Hamman 
2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_L2_ADDR	0xf8f80000	/* relocate boot L2SRAM */
2989e3ed392SJoe Hamman 
2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	128		/* num bytes initial data */
3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
3029e3ed392SJoe Hamman 
3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(128 * 1024)	/* Reserved for malloc */
3059e3ed392SJoe Hamman 
3069e3ed392SJoe Hamman /* Serial Port */
3079e3ed392SJoe Hamman #define CONFIG_CONS_INDEX	1
3089e3ed392SJoe Hamman #undef	CONFIG_SERIAL_SOFTWARE_FIFO
3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		400000000 /* get_bus_freq(0) */
3139e3ed392SJoe Hamman 
3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \
3159e3ed392SJoe Hamman 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
3169e3ed392SJoe Hamman 
3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
3199e3ed392SJoe Hamman 
3209e3ed392SJoe Hamman /* Use the HUSH parser */
3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef	CONFIG_SYS_HUSH_PARSER
3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
3249e3ed392SJoe Hamman #endif
3259e3ed392SJoe Hamman 
3269e3ed392SJoe Hamman /* pass open firmware flat tree */
3279e3ed392SJoe Hamman #define CONFIG_OF_LIBFDT		1
3289e3ed392SJoe Hamman #define CONFIG_OF_BOARD_SETUP		1
3299e3ed392SJoe Hamman #define CONFIG_OF_STDOUT_VIA_ALIAS	1
3309e3ed392SJoe Hamman 
3319e3ed392SJoe Hamman /*
3329e3ed392SJoe Hamman  * I2C
3339e3ed392SJoe Hamman  */
3349e3ed392SJoe Hamman #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
3359e3ed392SJoe Hamman #define CONFIG_HARD_I2C		/* I2C with hardware support*/
3369e3ed392SJoe Hamman #undef	CONFIG_SOFT_I2C		/* I2C bit-banged */
3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR	0x50
3396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3000
3419e3ed392SJoe Hamman 
3429e3ed392SJoe Hamman /*
3439e3ed392SJoe Hamman  * General PCI
3449e3ed392SJoe Hamman  * Memory space is mapped 1-1, but I/O space must start from 0.
3459e3ed392SJoe Hamman  */
3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_PHYS		0x80000000	/* 1G PCI TLB */
3479e3ed392SJoe Hamman 
3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE	0x80000000
3496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE	0x00000000
3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS	0xe2000000
3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE	0x00100000	/* 1M */
3549e3ed392SJoe Hamman 
3559e3ed392SJoe Hamman #ifdef CONFIG_PCI2
3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_BASE	0xa0000000
3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_PHYS	CONFIG_SYS_PCI2_MEM_BASE
3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE	0x20000000	/* 512M */
3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE	0x00000000
3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS	0xe2800000
3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE	0x00100000	/* 1M */
3629e3ed392SJoe Hamman #endif
3639e3ed392SJoe Hamman 
3649e3ed392SJoe Hamman #ifdef CONFIG_PCIE1
3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_BASE	0xa0000000
3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_PHYS	CONFIG_SYS_PCIE1_MEM_BASE
3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
3686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_BASE	0x00000000
3696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS	0xe3000000
3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE	0x00100000	/*   1M */
3719e3ed392SJoe Hamman #endif
3729e3ed392SJoe Hamman 
3739e3ed392SJoe Hamman #ifdef CONFIG_RIO
3749e3ed392SJoe Hamman /*
3759e3ed392SJoe Hamman  * RapidIO MMU
3769e3ed392SJoe Hamman  */
3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_BASE	0xC0000000
3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE	0x20000000	/* 512M */
3799e3ed392SJoe Hamman #endif
3809e3ed392SJoe Hamman 
3819e3ed392SJoe Hamman #if defined(CONFIG_PCI)
3829e3ed392SJoe Hamman 
3839e3ed392SJoe Hamman #define CONFIG_NET_MULTI
3849e3ed392SJoe Hamman #define CONFIG_PCI_PNP			/* do pci plug-and-play */
3859e3ed392SJoe Hamman 
3869e3ed392SJoe Hamman #undef CONFIG_EEPRO100
3879e3ed392SJoe Hamman #undef CONFIG_TULIP
3889e3ed392SJoe Hamman 
3899e3ed392SJoe Hamman #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
3909e3ed392SJoe Hamman 
3919e3ed392SJoe Hamman #endif	/* CONFIG_PCI */
3929e3ed392SJoe Hamman 
3939e3ed392SJoe Hamman 
3949e3ed392SJoe Hamman #if defined(CONFIG_TSEC_ENET)
3959e3ed392SJoe Hamman 
3969e3ed392SJoe Hamman #ifndef CONFIG_NET_MULTI
3979e3ed392SJoe Hamman #define CONFIG_NET_MULTI	1
3989e3ed392SJoe Hamman #endif
3999e3ed392SJoe Hamman 
4009e3ed392SJoe Hamman #define CONFIG_MII		1	/* MII PHY management */
4019e3ed392SJoe Hamman #define CONFIG_TSEC1	1
4029e3ed392SJoe Hamman #define CONFIG_TSEC1_NAME	"eTSEC0"
4039e3ed392SJoe Hamman #define CONFIG_TSEC2	1
4049e3ed392SJoe Hamman #define CONFIG_TSEC2_NAME	"eTSEC1"
4059e3ed392SJoe Hamman #undef CONFIG_MPC85XX_FEC
4069e3ed392SJoe Hamman 
40758da8890SPaul Gortmaker #define TSEC1_PHY_ADDR		0x19
40858da8890SPaul Gortmaker #define TSEC2_PHY_ADDR		0x1a
4099e3ed392SJoe Hamman 
4109e3ed392SJoe Hamman #define TSEC1_PHYIDX		0
4119e3ed392SJoe Hamman #define TSEC2_PHYIDX		0
412bd93105fSPaul Gortmaker 
4139e3ed392SJoe Hamman #define TSEC1_FLAGS		TSEC_GIGABIT
4149e3ed392SJoe Hamman #define TSEC2_FLAGS		TSEC_GIGABIT
4159e3ed392SJoe Hamman 
4169e3ed392SJoe Hamman /* Options are: eTSEC[0-3] */
4179e3ed392SJoe Hamman #define CONFIG_ETHPRIME		"eTSEC0"
4189e3ed392SJoe Hamman #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
4199e3ed392SJoe Hamman #endif	/* CONFIG_TSEC_ENET */
4209e3ed392SJoe Hamman 
4219e3ed392SJoe Hamman /*
4229e3ed392SJoe Hamman  * Environment
4239e3ed392SJoe Hamman  */
4245a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
4256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x40000)
4260e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
4270e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x2000
4289e3ed392SJoe Hamman 
4299e3ed392SJoe Hamman #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
4306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
4319e3ed392SJoe Hamman 
4329e3ed392SJoe Hamman /*
4339e3ed392SJoe Hamman  * BOOTP options
4349e3ed392SJoe Hamman  */
4359e3ed392SJoe Hamman #define CONFIG_BOOTP_BOOTFILESIZE
4369e3ed392SJoe Hamman #define CONFIG_BOOTP_BOOTPATH
4379e3ed392SJoe Hamman #define CONFIG_BOOTP_GATEWAY
4389e3ed392SJoe Hamman #define CONFIG_BOOTP_HOSTNAME
4399e3ed392SJoe Hamman 
4409e3ed392SJoe Hamman 
4419e3ed392SJoe Hamman /*
4429e3ed392SJoe Hamman  * Command line configuration.
4439e3ed392SJoe Hamman  */
4449e3ed392SJoe Hamman #include <config_cmd_default.h>
4459e3ed392SJoe Hamman 
4469e3ed392SJoe Hamman #define CONFIG_CMD_PING
4479e3ed392SJoe Hamman #define CONFIG_CMD_I2C
4489e3ed392SJoe Hamman #define CONFIG_CMD_MII
4499e3ed392SJoe Hamman #define CONFIG_CMD_ELF
4509e3ed392SJoe Hamman 
4519e3ed392SJoe Hamman #if defined(CONFIG_PCI)
4529e3ed392SJoe Hamman     #define CONFIG_CMD_PCI
4539e3ed392SJoe Hamman #endif
4549e3ed392SJoe Hamman 
4559e3ed392SJoe Hamman 
4569e3ed392SJoe Hamman #undef CONFIG_WATCHDOG			/* watchdog disabled */
4579e3ed392SJoe Hamman 
4589e3ed392SJoe Hamman /*
4599e3ed392SJoe Hamman  * Miscellaneous configurable options
4609e3ed392SJoe Hamman  */
461ad22f927SPaul Gortmaker #define CONFIG_CMDLINE_EDITING			/* undef to save memory */
4626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
4636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
4646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
4659e3ed392SJoe Hamman #if defined(CONFIG_CMD_KGDB)
4666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
4679e3ed392SJoe Hamman #else
4686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
4699e3ed392SJoe Hamman #endif
4706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
4716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
4726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
4736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
4749e3ed392SJoe Hamman 
4759e3ed392SJoe Hamman /*
4769e3ed392SJoe Hamman  * For booting Linux, the board info and command line data
4779e3ed392SJoe Hamman  * have to be in the first 8 MB of memory, since this is
4789e3ed392SJoe Hamman  * the maximum mapped by the Linux kernel during initialization.
4799e3ed392SJoe Hamman  */
4806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
4819e3ed392SJoe Hamman 
4829e3ed392SJoe Hamman /*
4839e3ed392SJoe Hamman  * Internal Definitions
4849e3ed392SJoe Hamman  *
4859e3ed392SJoe Hamman  * Boot Flags
4869e3ed392SJoe Hamman  */
4879e3ed392SJoe Hamman #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
4889e3ed392SJoe Hamman #define BOOTFLAG_WARM	0x02		/* Software reboot */
4899e3ed392SJoe Hamman 
4909e3ed392SJoe Hamman #if defined(CONFIG_CMD_KGDB)
4919e3ed392SJoe Hamman #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
4929e3ed392SJoe Hamman #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
4939e3ed392SJoe Hamman #endif
4949e3ed392SJoe Hamman 
4959e3ed392SJoe Hamman /*
4969e3ed392SJoe Hamman  * Environment Configuration
4979e3ed392SJoe Hamman  */
4989e3ed392SJoe Hamman 
4999e3ed392SJoe Hamman /* The mac addresses for all ethernet interface */
5009e3ed392SJoe Hamman #if defined(CONFIG_TSEC_ENET)
5019e3ed392SJoe Hamman #define CONFIG_HAS_ETH0
5029e3ed392SJoe Hamman #define CONFIG_ETHADDR	 02:E0:0C:00:00:FD
5039e3ed392SJoe Hamman #define CONFIG_HAS_ETH1
5049e3ed392SJoe Hamman #define CONFIG_ETH1ADDR	 02:E0:0C:00:01:FD
5059e3ed392SJoe Hamman #endif
5069e3ed392SJoe Hamman 
5079e3ed392SJoe Hamman #define CONFIG_IPADDR	 192.168.0.55
5089e3ed392SJoe Hamman 
5099e3ed392SJoe Hamman #define CONFIG_HOSTNAME	 sbc8548
5109e3ed392SJoe Hamman #define CONFIG_ROOTPATH	 /opt/eldk/ppc_85xx
5119e3ed392SJoe Hamman #define CONFIG_BOOTFILE	 /uImage
5129e3ed392SJoe Hamman #define CONFIG_UBOOTPATH /u-boot.bin	/* TFTP server */
5139e3ed392SJoe Hamman 
5149e3ed392SJoe Hamman #define CONFIG_SERVERIP	 192.168.0.2
5159e3ed392SJoe Hamman #define CONFIG_GATEWAYIP 192.168.0.1
5169e3ed392SJoe Hamman #define CONFIG_NETMASK	 255.255.255.0
5179e3ed392SJoe Hamman 
5189e3ed392SJoe Hamman #define CONFIG_LOADADDR	1000000	/*default location for tftp and bootm*/
5199e3ed392SJoe Hamman 
5209e3ed392SJoe Hamman #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
5219e3ed392SJoe Hamman #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs*/
5229e3ed392SJoe Hamman 
5239e3ed392SJoe Hamman #define CONFIG_BAUDRATE	115200
5249e3ed392SJoe Hamman 
5259e3ed392SJoe Hamman #define	CONFIG_EXTRA_ENV_SETTINGS				\
5269e3ed392SJoe Hamman  "netdev=eth0\0"						\
5279e3ed392SJoe Hamman  "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
5289e3ed392SJoe Hamman  "tftpflash=tftpboot $loadaddr $uboot; "			\
5299e3ed392SJoe Hamman 	"protect off " MK_STR(TEXT_BASE) " +$filesize; "	\
5309e3ed392SJoe Hamman 	"erase " MK_STR(TEXT_BASE) " +$filesize; "		\
5319e3ed392SJoe Hamman 	"cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; "	\
5329e3ed392SJoe Hamman 	"protect on " MK_STR(TEXT_BASE) " +$filesize; "		\
5339e3ed392SJoe Hamman 	"cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0"	\
5349e3ed392SJoe Hamman  "consoledev=ttyS0\0"				\
5359e3ed392SJoe Hamman  "ramdiskaddr=2000000\0"			\
5369e3ed392SJoe Hamman  "ramdiskfile=uRamdisk\0"			\
5379e3ed392SJoe Hamman  "fdtaddr=c00000\0"				\
5389e3ed392SJoe Hamman  "fdtfile=sbc8548.dtb\0"
5399e3ed392SJoe Hamman 
5409e3ed392SJoe Hamman #define CONFIG_NFSBOOTCOMMAND						\
5419e3ed392SJoe Hamman    "setenv bootargs root=/dev/nfs rw "					\
5429e3ed392SJoe Hamman       "nfsroot=$serverip:$rootpath "					\
5439e3ed392SJoe Hamman       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
5449e3ed392SJoe Hamman       "console=$consoledev,$baudrate $othbootargs;"			\
5459e3ed392SJoe Hamman    "tftp $loadaddr $bootfile;"						\
5469e3ed392SJoe Hamman    "tftp $fdtaddr $fdtfile;"						\
5479e3ed392SJoe Hamman    "bootm $loadaddr - $fdtaddr"
5489e3ed392SJoe Hamman 
5499e3ed392SJoe Hamman 
5509e3ed392SJoe Hamman #define CONFIG_RAMBOOTCOMMAND \
5519e3ed392SJoe Hamman    "setenv bootargs root=/dev/ram rw "					\
5529e3ed392SJoe Hamman       "console=$consoledev,$baudrate $othbootargs;"			\
5539e3ed392SJoe Hamman    "tftp $ramdiskaddr $ramdiskfile;"					\
5549e3ed392SJoe Hamman    "tftp $loadaddr $bootfile;"						\
5559e3ed392SJoe Hamman    "tftp $fdtaddr $fdtfile;"						\
5569e3ed392SJoe Hamman    "bootm $loadaddr $ramdiskaddr $fdtaddr"
5579e3ed392SJoe Hamman 
5589e3ed392SJoe Hamman #define CONFIG_BOOTCOMMAND	CONFIG_RAMBOOTCOMMAND
5599e3ed392SJoe Hamman 
5609e3ed392SJoe Hamman #endif	/* __CONFIG_H */
561