xref: /rk3399_rockchip-uboot/include/configs/sbc8548.h (revision 00f792e0df9ae942427e44595a0f4379582accee)
19e3ed392SJoe Hamman /*
22738bc8dSPaul Gortmaker  * Copyright 2007,2009 Wind River Systems <www.windriver.com>
39e3ed392SJoe Hamman  * Copyright 2007 Embedded Specialties, Inc.
49e3ed392SJoe Hamman  * Copyright 2004, 2007 Freescale Semiconductor.
59e3ed392SJoe Hamman  *
69e3ed392SJoe Hamman  * See file CREDITS for list of people who contributed to this
79e3ed392SJoe Hamman  * project.
89e3ed392SJoe Hamman  *
99e3ed392SJoe Hamman  * This program is free software; you can redistribute it and/or
109e3ed392SJoe Hamman  * modify it under the terms of the GNU General Public License as
119e3ed392SJoe Hamman  * published by the Free Software Foundation; either version 2 of
129e3ed392SJoe Hamman  * the License, or (at your option) any later version.
139e3ed392SJoe Hamman  *
149e3ed392SJoe Hamman  * This program is distributed in the hope that it will be useful,
159e3ed392SJoe Hamman  * but WITHOUT ANY WARRANTY; without even the implied warranty of
169e3ed392SJoe Hamman  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
179e3ed392SJoe Hamman  * GNU General Public License for more details.
189e3ed392SJoe Hamman  *
199e3ed392SJoe Hamman  * You should have received a copy of the GNU General Public License
209e3ed392SJoe Hamman  * along with this program; if not, write to the Free Software
219e3ed392SJoe Hamman  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
229e3ed392SJoe Hamman  * MA 02111-1307 USA
239e3ed392SJoe Hamman  */
249e3ed392SJoe Hamman 
259e3ed392SJoe Hamman /*
269e3ed392SJoe Hamman  * sbc8548 board configuration file
272738bc8dSPaul Gortmaker  * Please refer to doc/README.sbc8548 for more info.
289e3ed392SJoe Hamman  */
299e3ed392SJoe Hamman #ifndef __CONFIG_H
309e3ed392SJoe Hamman #define __CONFIG_H
319e3ed392SJoe Hamman 
322738bc8dSPaul Gortmaker /*
332738bc8dSPaul Gortmaker  * Top level Makefile configuration choices
342738bc8dSPaul Gortmaker  */
35d24f2d32SWolfgang Denk #ifdef CONFIG_PCI
36842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
372738bc8dSPaul Gortmaker #define CONFIG_PCI1
382738bc8dSPaul Gortmaker #endif
392738bc8dSPaul Gortmaker 
40d24f2d32SWolfgang Denk #ifdef CONFIG_66
412738bc8dSPaul Gortmaker #define CONFIG_SYS_CLK_DIV 1
422738bc8dSPaul Gortmaker #endif
432738bc8dSPaul Gortmaker 
44d24f2d32SWolfgang Denk #ifdef CONFIG_33
452738bc8dSPaul Gortmaker #define CONFIG_SYS_CLK_DIV 2
462738bc8dSPaul Gortmaker #endif
472738bc8dSPaul Gortmaker 
48d24f2d32SWolfgang Denk #ifdef CONFIG_PCIE
492738bc8dSPaul Gortmaker #define CONFIG_PCIE1
502738bc8dSPaul Gortmaker #endif
512738bc8dSPaul Gortmaker 
522738bc8dSPaul Gortmaker /*
532738bc8dSPaul Gortmaker  * High Level Configuration Options
542738bc8dSPaul Gortmaker  */
559e3ed392SJoe Hamman #define CONFIG_BOOKE		1	/* BOOKE */
569e3ed392SJoe Hamman #define CONFIG_E500		1	/* BOOKE e500 family */
579e3ed392SJoe Hamman #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41/48 */
589e3ed392SJoe Hamman #define CONFIG_MPC8548		1	/* MPC8548 specific */
599e3ed392SJoe Hamman #define CONFIG_SBC8548		1	/* SBC8548 board specific */
609e3ed392SJoe Hamman 
61f0aec4eaSPaul Gortmaker /*
62f0aec4eaSPaul Gortmaker  * If you want to boot from the SODIMM flash, instead of the soldered
63f0aec4eaSPaul Gortmaker  * on flash, set this, and change JP12, SW2:8 accordingly.
64f0aec4eaSPaul Gortmaker  */
65f0aec4eaSPaul Gortmaker #undef CONFIG_SYS_ALT_BOOT
66f0aec4eaSPaul Gortmaker 
672ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE
68f0aec4eaSPaul Gortmaker #ifdef CONFIG_SYS_ALT_BOOT
69f0aec4eaSPaul Gortmaker #define CONFIG_SYS_TEXT_BASE	0xfff00000
70f0aec4eaSPaul Gortmaker #else
712ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE	0xfffa0000
722ae18241SWolfgang Denk #endif
73f0aec4eaSPaul Gortmaker #endif
742ae18241SWolfgang Denk 
759e3ed392SJoe Hamman #undef CONFIG_RIO
76fdc7eb90SPaul Gortmaker 
77fdc7eb90SPaul Gortmaker #ifdef CONFIG_PCI
78fdc7eb90SPaul Gortmaker #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
79fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI_64BIT    1	/* enable 64-bit PCI resources */
80fdc7eb90SPaul Gortmaker #endif
81fdc7eb90SPaul Gortmaker #ifdef CONFIG_PCIE1
82fdc7eb90SPaul Gortmaker #define CONFIG_FSL_PCIE_RESET   1	/* need PCIe reset errata */
83fdc7eb90SPaul Gortmaker #endif
849e3ed392SJoe Hamman 
859e3ed392SJoe Hamman #define CONFIG_TSEC_ENET		/* tsec ethernet support */
869e3ed392SJoe Hamman #define CONFIG_ENV_OVERWRITE
879e3ed392SJoe Hamman 
889e3ed392SJoe Hamman #define CONFIG_INTERRUPTS		/* enable pci, srio, ddr interrupts */
899e3ed392SJoe Hamman 
90e2b159d0SKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
919e3ed392SJoe Hamman 
922738bc8dSPaul Gortmaker /*
932738bc8dSPaul Gortmaker  * Below assumes that CCB:SYSCLK remains unchanged at 6:1 via SW2:[1-4]
942738bc8dSPaul Gortmaker  */
952738bc8dSPaul Gortmaker #ifndef CONFIG_SYS_CLK_DIV
962738bc8dSPaul Gortmaker #define CONFIG_SYS_CLK_DIV	1	/* 2, if 33MHz PCI card installed */
972738bc8dSPaul Gortmaker #endif
982738bc8dSPaul Gortmaker #define CONFIG_SYS_CLK_FREQ	(66000000 / CONFIG_SYS_CLK_DIV)
999e3ed392SJoe Hamman 
1009e3ed392SJoe Hamman /*
1019e3ed392SJoe Hamman  * These can be toggled for performance analysis, otherwise use default.
1029e3ed392SJoe Hamman  */
1039e3ed392SJoe Hamman #define CONFIG_L2_CACHE			/* toggle L2 cache */
1049e3ed392SJoe Hamman #define CONFIG_BTB			/* toggle branch predition */
1059e3ed392SJoe Hamman 
1069e3ed392SJoe Hamman /*
1079e3ed392SJoe Hamman  * Only possible on E500 Version 2 or newer cores.
1089e3ed392SJoe Hamman  */
1099e3ed392SJoe Hamman #define CONFIG_ENABLE_36BIT_PHYS	1
1109e3ed392SJoe Hamman 
1119e3ed392SJoe Hamman #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
1129e3ed392SJoe Hamman 
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_DRAM_TEST			/* memory test, takes time */
1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
1169e3ed392SJoe Hamman 
117e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR		0xe0000000
118e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
1199e3ed392SJoe Hamman 
12033b9079bSKumar Gala /* DDR Setup */
12133b9079bSKumar Gala #define CONFIG_FSL_DDR2
12233b9079bSKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
1237e44f2b7SPaul Gortmaker #undef CONFIG_DDR_ECC			/* only for ECC DDR module */
1247e44f2b7SPaul Gortmaker /*
1257e44f2b7SPaul Gortmaker  * A hardware errata caused the LBC SDRAM SPD and the DDR2 SPD
1267e44f2b7SPaul Gortmaker  * to collide, meaning you couldn't reliably read either. So
1277e44f2b7SPaul Gortmaker  * physically remove the LBC PC100 SDRAM module from the board
1283e3262bdSPaul Gortmaker  * before enabling the two SPD options below, or check that you
1293e3262bdSPaul Gortmaker  * have the hardware fix on your board via "i2c probe" and looking
1303e3262bdSPaul Gortmaker  * for a device at 0x53.
1317e44f2b7SPaul Gortmaker  */
13233b9079bSKumar Gala #undef CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
13333b9079bSKumar Gala #undef CONFIG_DDR_SPD
1349e3ed392SJoe Hamman 
13533b9079bSKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
13633b9079bSKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
13733b9079bSKumar Gala 
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
14033b9079bSKumar Gala #define CONFIG_VERY_BIG_RAM
14133b9079bSKumar Gala 
14233b9079bSKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	1
14333b9079bSKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
14433b9079bSKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	2
14533b9079bSKumar Gala 
1463e3262bdSPaul Gortmaker /*
1473e3262bdSPaul Gortmaker  * The hardware fix for the I2C address collision puts the DDR
1483e3262bdSPaul Gortmaker  * SPD at 0x53, but if we are running on an older board w/o the
1493e3262bdSPaul Gortmaker  * fix, it will still be at 0x51.  We check 0x53 1st.
1503e3262bdSPaul Gortmaker  */
15133b9079bSKumar Gala #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
1523e3262bdSPaul Gortmaker #define ALT_SPD_EEPROM_ADDRESS	0x53	/* CTLR 0 DIMM 0 */
1539e3ed392SJoe Hamman 
1549e3ed392SJoe Hamman /*
1559e3ed392SJoe Hamman  * Make sure required options are set
1569e3ed392SJoe Hamman  */
1579e3ed392SJoe Hamman #ifndef CONFIG_SPD_EEPROM
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_SDRAM_SIZE	256		/* DDR is 256MB */
1592a6b3b74SPaul Gortmaker 	#define CONFIG_SYS_DDR_CONTROL	0xc300c000
1609e3ed392SJoe Hamman #endif
1619e3ed392SJoe Hamman 
1629e3ed392SJoe Hamman #undef CONFIG_CLOCKS_IN_MHZ
1639e3ed392SJoe Hamman 
1649e3ed392SJoe Hamman /*
1659e3ed392SJoe Hamman  * FLASH on the Local Bus
1669e3ed392SJoe Hamman  * Two banks, one 8MB the other 64MB, using the CFI driver.
167f0aec4eaSPaul Gortmaker  * JP12+SW2.8 are used to swap CS0 and CS6, defaults are to have
168f0aec4eaSPaul Gortmaker  * CS0 the 8MB boot flash, and CS6 the 64MB flash.
1699e3ed392SJoe Hamman  *
170f0aec4eaSPaul Gortmaker  *	Default:
171f0aec4eaSPaul Gortmaker  *	ec00_0000	efff_ffff	64MB SODIMM
172f0aec4eaSPaul Gortmaker  *	ff80_0000	ffff_ffff	8MB soldered flash
173f0aec4eaSPaul Gortmaker  *
174f0aec4eaSPaul Gortmaker  *	Alternate:
175f0aec4eaSPaul Gortmaker  *	ef80_0000	efff_ffff	8MB soldered flash
176f0aec4eaSPaul Gortmaker  *	fc00_0000	ffff_ffff	64MB SODIMM
177f0aec4eaSPaul Gortmaker  *
178f0aec4eaSPaul Gortmaker  * BR0_8M:
1799e3ed392SJoe Hamman  *    Base address 0 = 0xff80_0000 = BR0[0:16] = 1111 1111 1000 0000 0
1809e3ed392SJoe Hamman  *    Port Size = 8 bits = BRx[19:20] = 01
1819e3ed392SJoe Hamman  *    Use GPCM = BRx[24:26] = 000
1829e3ed392SJoe Hamman  *    Valid = BRx[31] = 1
1839e3ed392SJoe Hamman  *
184f0aec4eaSPaul Gortmaker  * BR0_64M:
185f0aec4eaSPaul Gortmaker  *    Base address 0 = 0xfc00_0000 = BR0[0:16] = 1111 1100 0000 0000 0
1869e3ed392SJoe Hamman  *    Port Size = 32 bits = BRx[19:20] = 11
187f0aec4eaSPaul Gortmaker  *
188f0aec4eaSPaul Gortmaker  * 0    4    8    12   16   20   24   28
189f0aec4eaSPaul Gortmaker  * 1111 1111 1000 0000 0000 1000 0000 0001 = ff800801    BR0_8M
190f0aec4eaSPaul Gortmaker  * 1111 1100 0000 0000 0001 1000 0000 0001 = fc001801    BR0_64M
191f0aec4eaSPaul Gortmaker  */
192f0aec4eaSPaul Gortmaker #define CONFIG_SYS_BR0_8M	0xff800801
193f0aec4eaSPaul Gortmaker #define CONFIG_SYS_BR0_64M	0xfc001801
194f0aec4eaSPaul Gortmaker 
195f0aec4eaSPaul Gortmaker /*
196f0aec4eaSPaul Gortmaker  * BR6_8M:
197f0aec4eaSPaul Gortmaker  *    Base address 6 = 0xef80_0000 = BR6[0:16] = 1110 1111 1000 0000 0
198f0aec4eaSPaul Gortmaker  *    Port Size = 8 bits = BRx[19:20] = 01
1999e3ed392SJoe Hamman  *    Use GPCM = BRx[24:26] = 000
2009e3ed392SJoe Hamman  *    Valid = BRx[31] = 1
201f0aec4eaSPaul Gortmaker 
202f0aec4eaSPaul Gortmaker  * BR6_64M:
203f0aec4eaSPaul Gortmaker  *    Base address 6 = 0xec00_0000 = BR6[0:16] = 1110 1100 0000 0000 0
204f0aec4eaSPaul Gortmaker  *    Port Size = 32 bits = BRx[19:20] = 11
2059e3ed392SJoe Hamman  *
2069e3ed392SJoe Hamman  * 0    4    8    12   16   20   24   28
207f0aec4eaSPaul Gortmaker  * 1110 1111 1000 0000 0000 1000 0000 0001 = ef800801    BR6_8M
208f0aec4eaSPaul Gortmaker  * 1110 1100 0000 0000 0001 1000 0000 0001 = ec001801    BR6_64M
209f0aec4eaSPaul Gortmaker  */
210f0aec4eaSPaul Gortmaker #define CONFIG_SYS_BR6_8M	0xef800801
211f0aec4eaSPaul Gortmaker #define CONFIG_SYS_BR6_64M	0xec001801
212f0aec4eaSPaul Gortmaker 
213f0aec4eaSPaul Gortmaker /*
214f0aec4eaSPaul Gortmaker  * OR0_8M:
2159e3ed392SJoe Hamman  *    Addr Mask = 8M = OR1[0:16] = 1111 1111 1000 0000 0
2169e3ed392SJoe Hamman  *    XAM = OR0[17:18] = 11
2179e3ed392SJoe Hamman  *    CSNT = OR0[20] = 1
2189e3ed392SJoe Hamman  *    ACS = half cycle delay = OR0[21:22] = 11
2199e3ed392SJoe Hamman  *    SCY = 6 = OR0[24:27] = 0110
2209e3ed392SJoe Hamman  *    TRLX = use relaxed timing = OR0[29] = 1
2219e3ed392SJoe Hamman  *    EAD = use external address latch delay = OR0[31] = 1
2229e3ed392SJoe Hamman  *
223f0aec4eaSPaul Gortmaker  * OR0_64M:
224f0aec4eaSPaul Gortmaker  *    Addr Mask = 64M = OR1[0:16] = 1111 1100 0000 0000 0
2259e3ed392SJoe Hamman  *
226f0aec4eaSPaul Gortmaker  *
227f0aec4eaSPaul Gortmaker  * 0    4    8    12   16   20   24   28
228f0aec4eaSPaul Gortmaker  * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65    OR0_8M
229f0aec4eaSPaul Gortmaker  * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65    OR0_64M
230f0aec4eaSPaul Gortmaker  */
231f0aec4eaSPaul Gortmaker #define CONFIG_SYS_OR0_8M	0xff806e65
232f0aec4eaSPaul Gortmaker #define CONFIG_SYS_OR0_64M	0xfc006e65
233f0aec4eaSPaul Gortmaker 
234f0aec4eaSPaul Gortmaker /*
235f0aec4eaSPaul Gortmaker  * OR6_8M:
236f0aec4eaSPaul Gortmaker  *    Addr Mask = 8M = OR6[0:16] = 1111 1111 1000 0000 0
2379e3ed392SJoe Hamman  *    XAM = OR6[17:18] = 11
2389e3ed392SJoe Hamman  *    CSNT = OR6[20] = 1
2399e3ed392SJoe Hamman  *    ACS = half cycle delay = OR6[21:22] = 11
2409e3ed392SJoe Hamman  *    SCY = 6 = OR6[24:27] = 0110
2419e3ed392SJoe Hamman  *    TRLX = use relaxed timing = OR6[29] = 1
2429e3ed392SJoe Hamman  *    EAD = use external address latch delay = OR6[31] = 1
2439e3ed392SJoe Hamman  *
244f0aec4eaSPaul Gortmaker  * OR6_64M:
245f0aec4eaSPaul Gortmaker  *    Addr Mask = 64M = OR6[0:16] = 1111 1100 0000 0000 0
246f0aec4eaSPaul Gortmaker  *
2479e3ed392SJoe Hamman  * 0    4    8    12   16   20   24   28
248f0aec4eaSPaul Gortmaker  * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65    OR6_8M
249f0aec4eaSPaul Gortmaker  * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65    OR6_64M
2509e3ed392SJoe Hamman  */
251f0aec4eaSPaul Gortmaker #define CONFIG_SYS_OR6_8M	0xff806e65
252f0aec4eaSPaul Gortmaker #define CONFIG_SYS_OR6_64M	0xfc006e65
2539e3ed392SJoe Hamman 
254f0aec4eaSPaul Gortmaker #ifndef CONFIG_SYS_ALT_BOOT		/* JP12 in default position */
2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOT_BLOCK		0xff800000	/* start of 8MB Flash */
2563fd673cfSPaul Gortmaker #define CONFIG_SYS_ALT_FLASH		0xec000000	/* 64MB "user" flash */
2579e3ed392SJoe Hamman 
258f0aec4eaSPaul Gortmaker #define CONFIG_SYS_BR0_PRELIM		CONFIG_SYS_BR0_8M
259f0aec4eaSPaul Gortmaker #define CONFIG_SYS_OR0_PRELIM		CONFIG_SYS_OR0_8M
2609e3ed392SJoe Hamman 
261f0aec4eaSPaul Gortmaker #define CONFIG_SYS_BR6_PRELIM		CONFIG_SYS_BR6_64M
262f0aec4eaSPaul Gortmaker #define CONFIG_SYS_OR6_PRELIM		CONFIG_SYS_OR6_64M
263f0aec4eaSPaul Gortmaker #else					/* JP12 in alternate position */
264f0aec4eaSPaul Gortmaker #define CONFIG_SYS_BOOT_BLOCK		0xfc000000	/* start 64MB Flash */
265f0aec4eaSPaul Gortmaker #define CONFIG_SYS_ALT_FLASH		0xef800000	/* 8MB soldered flash */
2669e3ed392SJoe Hamman 
267f0aec4eaSPaul Gortmaker #define CONFIG_SYS_BR0_PRELIM		CONFIG_SYS_BR0_64M
268f0aec4eaSPaul Gortmaker #define CONFIG_SYS_OR0_PRELIM		CONFIG_SYS_OR0_64M
269f0aec4eaSPaul Gortmaker 
270f0aec4eaSPaul Gortmaker #define CONFIG_SYS_BR6_PRELIM		CONFIG_SYS_BR6_8M
271f0aec4eaSPaul Gortmaker #define CONFIG_SYS_OR6_PRELIM		CONFIG_SYS_OR6_8M
272f0aec4eaSPaul Gortmaker #endif
273f0aec4eaSPaul Gortmaker 
274f0aec4eaSPaul Gortmaker #define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_BOOT_BLOCK
2759b3ba24fSPaul Gortmaker #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE, \
2769b3ba24fSPaul Gortmaker 					 CONFIG_SYS_ALT_FLASH}
2779b3ba24fSPaul Gortmaker #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
2789b3ba24fSPaul Gortmaker #define CONFIG_SYS_MAX_FLASH_SECT	256		/* sectors per device */
2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
2829e3ed392SJoe Hamman 
28314d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
2849e3ed392SJoe Hamman 
28500b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
2889e3ed392SJoe Hamman 
2899e3ed392SJoe Hamman /* CS5 = Local bus peripherals controlled by the EPLD */
2909e3ed392SJoe Hamman 
2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR5_PRELIM		0xf8000801
2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR5_PRELIM		0xff006e65
2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EPLD_BASE		0xf8000000
2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LED_DISP_BASE	0xf8000000
2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USER_SWITCHES_BASE	0xf8100000
2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BD_REV		0xf8300000
2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_BASE		0xf8b00000
2989e3ed392SJoe Hamman 
2999e3ed392SJoe Hamman /*
30011d5a629SPaul Gortmaker  * SDRAM on the Local Bus (CS3 and CS4)
3017e44f2b7SPaul Gortmaker  * Note that most boards have a hardware errata where both the
3027e44f2b7SPaul Gortmaker  * LBC SDRAM and the DDR2 SDRAM decode at 0x51, making it impossible
3037e44f2b7SPaul Gortmaker  * to use CONFIG_DDR_SPD unless you physically remove the LBC DIMM.
3043e3262bdSPaul Gortmaker  * A hardware workaround is also available, see README.sbc8548 file.
3059e3ed392SJoe Hamman  */
3066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
30711d5a629SPaul Gortmaker #define CONFIG_SYS_LBC_SDRAM_SIZE	128		/* LBC SDRAM is 128MB */
3089e3ed392SJoe Hamman 
3099e3ed392SJoe Hamman /*
31011d5a629SPaul Gortmaker  * Base Register 3 and Option Register 3 configure the 1st 1/2 SDRAM.
3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
3129e3ed392SJoe Hamman  *
3139e3ed392SJoe Hamman  * For BR3, need:
3149e3ed392SJoe Hamman  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
3159e3ed392SJoe Hamman  *    port-size = 32-bits = BR2[19:20] = 11
3169e3ed392SJoe Hamman  *    no parity checking = BR2[21:22] = 00
3179e3ed392SJoe Hamman  *    SDRAM for MSEL = BR2[24:26] = 011
3189e3ed392SJoe Hamman  *    Valid = BR[31] = 1
3199e3ed392SJoe Hamman  *
3209e3ed392SJoe Hamman  * 0    4    8    12   16   20   24   28
3219e3ed392SJoe Hamman  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
3229e3ed392SJoe Hamman  *
3239e3ed392SJoe Hamman  */
3249e3ed392SJoe Hamman 
3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM		0xf0001861
3269e3ed392SJoe Hamman 
3279e3ed392SJoe Hamman /*
32811d5a629SPaul Gortmaker  * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
3299e3ed392SJoe Hamman  *
3309e3ed392SJoe Hamman  * For OR3, need:
3319e3ed392SJoe Hamman  *    64MB mask for AM, OR3[0:7] = 1111 1100
3329e3ed392SJoe Hamman  *		   XAM, OR3[17:18] = 11
3339e3ed392SJoe Hamman  *    10 columns OR3[19-21] = 011
3349e3ed392SJoe Hamman  *    12 rows   OR3[23-25] = 011
3359e3ed392SJoe Hamman  *    EAD set for extra time OR[31] = 0
3369e3ed392SJoe Hamman  *
3379e3ed392SJoe Hamman  * 0    4    8    12   16   20   24   28
3389e3ed392SJoe Hamman  * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
3399e3ed392SJoe Hamman  */
3409e3ed392SJoe Hamman 
3416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM		0xfc006cc0
3429e3ed392SJoe Hamman 
34311d5a629SPaul Gortmaker /*
34411d5a629SPaul Gortmaker  * Base Register 4 and Option Register 4 configure the 2nd 1/2 SDRAM.
34511d5a629SPaul Gortmaker  * The base address, (SDRAM_BASE + 1/2*SIZE), is 0xf4000000.
34611d5a629SPaul Gortmaker  *
34711d5a629SPaul Gortmaker  * For BR4, need:
34811d5a629SPaul Gortmaker  *    Base address of 0xf4000000 = BR[0:16] = 1111 0100 0000 0000 0
34911d5a629SPaul Gortmaker  *    port-size = 32-bits = BR2[19:20] = 11
35011d5a629SPaul Gortmaker  *    no parity checking = BR2[21:22] = 00
35111d5a629SPaul Gortmaker  *    SDRAM for MSEL = BR2[24:26] = 011
35211d5a629SPaul Gortmaker  *    Valid = BR[31] = 1
35311d5a629SPaul Gortmaker  *
35411d5a629SPaul Gortmaker  * 0    4    8    12   16   20   24   28
35511d5a629SPaul Gortmaker  * 1111 0000 0000 0000 0001 1000 0110 0001 = f4001861
35611d5a629SPaul Gortmaker  *
35711d5a629SPaul Gortmaker  */
35811d5a629SPaul Gortmaker 
35911d5a629SPaul Gortmaker #define CONFIG_SYS_BR4_PRELIM		0xf4001861
36011d5a629SPaul Gortmaker 
36111d5a629SPaul Gortmaker /*
36211d5a629SPaul Gortmaker  * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
36311d5a629SPaul Gortmaker  *
36411d5a629SPaul Gortmaker  * For OR4, need:
36511d5a629SPaul Gortmaker  *    64MB mask for AM, OR3[0:7] = 1111 1100
36611d5a629SPaul Gortmaker  *		   XAM, OR3[17:18] = 11
36711d5a629SPaul Gortmaker  *    10 columns OR3[19-21] = 011
36811d5a629SPaul Gortmaker  *    12 rows   OR3[23-25] = 011
36911d5a629SPaul Gortmaker  *    EAD set for extra time OR[31] = 0
37011d5a629SPaul Gortmaker  *
37111d5a629SPaul Gortmaker  * 0    4    8    12   16   20   24   28
37211d5a629SPaul Gortmaker  * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
37311d5a629SPaul Gortmaker  */
37411d5a629SPaul Gortmaker 
37511d5a629SPaul Gortmaker #define CONFIG_SYS_OR4_PRELIM		0xfc006cc0
37611d5a629SPaul Gortmaker 
3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR		0x00000002    /* LB clock ratio reg */
3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000    /* LB config reg */
3796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT		0x20000000  /* LB sdram refresh timer */
3806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR		0x00000000  /* LB refresh timer prescal*/
3819e3ed392SJoe Hamman 
3829e3ed392SJoe Hamman /*
3839e3ed392SJoe Hamman  * Common settings for all Local Bus SDRAM commands.
3849e3ed392SJoe Hamman  */
385b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON	( LSDMR_RFCR16		\
3865f4c6f0dSPaul Gortmaker 				| LSDMR_BSMA1516	\
3875f4c6f0dSPaul Gortmaker 				| LSDMR_PRETOACT3	\
3885f4c6f0dSPaul Gortmaker 				| LSDMR_ACTTORW3	\
3895f4c6f0dSPaul Gortmaker 				| LSDMR_BUFCMD		\
390b0fe93edSKumar Gala 				| LSDMR_BL8		\
3915f4c6f0dSPaul Gortmaker 				| LSDMR_WRC2		\
392b0fe93edSKumar Gala 				| LSDMR_CL3		\
3939e3ed392SJoe Hamman 				)
3949e3ed392SJoe Hamman 
3955f4c6f0dSPaul Gortmaker #define CONFIG_SYS_LBC_LSDMR_PCHALL	\
3965f4c6f0dSPaul Gortmaker 	 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
3975f4c6f0dSPaul Gortmaker #define CONFIG_SYS_LBC_LSDMR_ARFRSH	\
3985f4c6f0dSPaul Gortmaker 	 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
3995f4c6f0dSPaul Gortmaker #define CONFIG_SYS_LBC_LSDMR_MRW	\
4005f4c6f0dSPaul Gortmaker 	 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
4015f4c6f0dSPaul Gortmaker #define CONFIG_SYS_LBC_LSDMR_RFEN	\
4025f4c6f0dSPaul Gortmaker 	 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_RFEN)
4035f4c6f0dSPaul Gortmaker 
4046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
4056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
406553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x4000		/* Size of used area in RAM */
4079e3ed392SJoe Hamman 
4086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_L2_ADDR	0xf8f80000	/* relocate boot L2SRAM */
4099e3ed392SJoe Hamman 
41025ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
4116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
4129e3ed392SJoe Hamman 
413dd9ca98fSPaul Gortmaker /*
414dd9ca98fSPaul Gortmaker  * For soldered on flash, (128kB/sector) we use 2 sectors for u-boot and
41514d0a02aSWolfgang Denk  * one for env+bootpg (CONFIG_SYS_TEXT_BASE=0xfffa_0000, 384kB total).  For SODIMM
416dd9ca98fSPaul Gortmaker  * flash (512kB/sector) we use 1 sector for u-boot, and one for env+bootpg
41714d0a02aSWolfgang Denk  * (CONFIG_SYS_TEXT_BASE=0xfff0_0000, 1MB total).  This dynamically sets the right
418dd9ca98fSPaul Gortmaker  * thing for MONITOR_LEN in both cases.
419dd9ca98fSPaul Gortmaker  */
42014d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_LEN		(~CONFIG_SYS_TEXT_BASE + 1)
421f0aec4eaSPaul Gortmaker #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024) /* Reserved for malloc */
4229e3ed392SJoe Hamman 
4239e3ed392SJoe Hamman /* Serial Port */
4249e3ed392SJoe Hamman #define CONFIG_CONS_INDEX	1
4256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
4266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
4276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
4282738bc8dSPaul Gortmaker #define CONFIG_SYS_NS16550_CLK		(400000000 / CONFIG_SYS_CLK_DIV)
4299e3ed392SJoe Hamman 
4306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \
4319e3ed392SJoe Hamman 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
4329e3ed392SJoe Hamman 
4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
4346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
4359e3ed392SJoe Hamman 
4369e3ed392SJoe Hamman /* Use the HUSH parser */
4376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
4389e3ed392SJoe Hamman 
4399e3ed392SJoe Hamman /* pass open firmware flat tree */
4409e3ed392SJoe Hamman #define CONFIG_OF_LIBFDT		1
4419e3ed392SJoe Hamman #define CONFIG_OF_BOARD_SETUP		1
4429e3ed392SJoe Hamman #define CONFIG_OF_STDOUT_VIA_ALIAS	1
4439e3ed392SJoe Hamman 
4449e3ed392SJoe Hamman /*
4459e3ed392SJoe Hamman  * I2C
4469e3ed392SJoe Hamman  */
447*00f792e0SHeiko Schocher #define CONFIG_SYS_I2C
448*00f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
449*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
450*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
451*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
4526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR	0x50
4539e3ed392SJoe Hamman 
4549e3ed392SJoe Hamman /*
4559e3ed392SJoe Hamman  * General PCI
4569e3ed392SJoe Hamman  * Memory space is mapped 1-1, but I/O space must start from 0.
4579e3ed392SJoe Hamman  */
458fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI_VIRT		0x80000000	/* 1G PCI TLB */
4596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_PHYS		0x80000000	/* 1G PCI TLB */
4609e3ed392SJoe Hamman 
461fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
462fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_MEM_BUS		0x80000000
463fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_MEM_PHYS	0x80000000
4646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
465fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_IO_VIRT		0xe2000000
466fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_IO_BUS		0x00000000
4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS		0xe2000000
468fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCI1_IO_SIZE		0x00800000	/* 8M */
4699e3ed392SJoe Hamman 
4709e3ed392SJoe Hamman #ifdef CONFIG_PCIE1
471fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_MEM_VIRT	0xa0000000
472fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_MEM_BUS	0xa0000000
473fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_MEM_PHYS	0xa0000000
4746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
475fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_IO_VIRT	0xe2800000
476fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
477fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_IO_PHYS	0xe2800000
478fdc7eb90SPaul Gortmaker #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000	/* 8M */
4799e3ed392SJoe Hamman #endif
4809e3ed392SJoe Hamman 
4819e3ed392SJoe Hamman #ifdef CONFIG_RIO
4829e3ed392SJoe Hamman /*
4839e3ed392SJoe Hamman  * RapidIO MMU
4849e3ed392SJoe Hamman  */
4856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_BASE	0xC0000000
4866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE	0x20000000	/* 512M */
4879e3ed392SJoe Hamman #endif
4889e3ed392SJoe Hamman 
4899e3ed392SJoe Hamman #if defined(CONFIG_PCI)
4909e3ed392SJoe Hamman 
4919e3ed392SJoe Hamman #define CONFIG_PCI_PNP			/* do pci plug-and-play */
4929e3ed392SJoe Hamman 
4939e3ed392SJoe Hamman #undef CONFIG_EEPRO100
4949e3ed392SJoe Hamman #undef CONFIG_TULIP
4959e3ed392SJoe Hamman 
496fdc7eb90SPaul Gortmaker #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
4979e3ed392SJoe Hamman 
4989e3ed392SJoe Hamman #endif	/* CONFIG_PCI */
4999e3ed392SJoe Hamman 
5009e3ed392SJoe Hamman 
5019e3ed392SJoe Hamman #if defined(CONFIG_TSEC_ENET)
5029e3ed392SJoe Hamman 
5039e3ed392SJoe Hamman #define CONFIG_MII		1	/* MII PHY management */
5049e3ed392SJoe Hamman #define CONFIG_TSEC1	1
5059e3ed392SJoe Hamman #define CONFIG_TSEC1_NAME	"eTSEC0"
5069e3ed392SJoe Hamman #define CONFIG_TSEC2	1
5079e3ed392SJoe Hamman #define CONFIG_TSEC2_NAME	"eTSEC1"
5089e3ed392SJoe Hamman #undef CONFIG_MPC85XX_FEC
5099e3ed392SJoe Hamman 
51058da8890SPaul Gortmaker #define TSEC1_PHY_ADDR		0x19
51158da8890SPaul Gortmaker #define TSEC2_PHY_ADDR		0x1a
5129e3ed392SJoe Hamman 
5139e3ed392SJoe Hamman #define TSEC1_PHYIDX		0
5149e3ed392SJoe Hamman #define TSEC2_PHYIDX		0
515bd93105fSPaul Gortmaker 
5169e3ed392SJoe Hamman #define TSEC1_FLAGS		TSEC_GIGABIT
5179e3ed392SJoe Hamman #define TSEC2_FLAGS		TSEC_GIGABIT
5189e3ed392SJoe Hamman 
5199e3ed392SJoe Hamman /* Options are: eTSEC[0-3] */
5209e3ed392SJoe Hamman #define CONFIG_ETHPRIME		"eTSEC0"
5219e3ed392SJoe Hamman #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
5229e3ed392SJoe Hamman #endif	/* CONFIG_TSEC_ENET */
5239e3ed392SJoe Hamman 
5249e3ed392SJoe Hamman /*
5259e3ed392SJoe Hamman  * Environment
5269e3ed392SJoe Hamman  */
5275a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
5280e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x2000
52914d0a02aSWolfgang Denk #if CONFIG_SYS_TEXT_BASE == 0xfff00000	/* Boot from 64MB SODIMM */
530dd9ca98fSPaul Gortmaker #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x80000)
531dd9ca98fSPaul Gortmaker #define CONFIG_ENV_SECT_SIZE	0x80000	/* 512K(one sector) for env */
53214d0a02aSWolfgang Denk #elif CONFIG_SYS_TEXT_BASE == 0xfffa0000	/* Boot from 8MB soldered flash */
533dd9ca98fSPaul Gortmaker #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x40000)
534dd9ca98fSPaul Gortmaker #define CONFIG_ENV_SECT_SIZE	0x20000	/* 128K(one sector) for env */
535dd9ca98fSPaul Gortmaker #else
536dd9ca98fSPaul Gortmaker #warning undefined environment size/location.
537dd9ca98fSPaul Gortmaker #endif
5389e3ed392SJoe Hamman 
5399e3ed392SJoe Hamman #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
5406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
5419e3ed392SJoe Hamman 
5429e3ed392SJoe Hamman /*
5439e3ed392SJoe Hamman  * BOOTP options
5449e3ed392SJoe Hamman  */
5459e3ed392SJoe Hamman #define CONFIG_BOOTP_BOOTFILESIZE
5469e3ed392SJoe Hamman #define CONFIG_BOOTP_BOOTPATH
5479e3ed392SJoe Hamman #define CONFIG_BOOTP_GATEWAY
5489e3ed392SJoe Hamman #define CONFIG_BOOTP_HOSTNAME
5499e3ed392SJoe Hamman 
5509e3ed392SJoe Hamman 
5519e3ed392SJoe Hamman /*
5529e3ed392SJoe Hamman  * Command line configuration.
5539e3ed392SJoe Hamman  */
5549e3ed392SJoe Hamman #include <config_cmd_default.h>
5559e3ed392SJoe Hamman 
5569e3ed392SJoe Hamman #define CONFIG_CMD_PING
5579e3ed392SJoe Hamman #define CONFIG_CMD_I2C
5589e3ed392SJoe Hamman #define CONFIG_CMD_MII
5599e3ed392SJoe Hamman #define CONFIG_CMD_ELF
560199e262eSBecky Bruce #define CONFIG_CMD_REGINFO
5619e3ed392SJoe Hamman 
5629e3ed392SJoe Hamman #if defined(CONFIG_PCI)
5639e3ed392SJoe Hamman     #define CONFIG_CMD_PCI
5649e3ed392SJoe Hamman #endif
5659e3ed392SJoe Hamman 
5669e3ed392SJoe Hamman 
5679e3ed392SJoe Hamman #undef CONFIG_WATCHDOG			/* watchdog disabled */
5689e3ed392SJoe Hamman 
5699e3ed392SJoe Hamman /*
5709e3ed392SJoe Hamman  * Miscellaneous configurable options
5719e3ed392SJoe Hamman  */
572ad22f927SPaul Gortmaker #define CONFIG_CMDLINE_EDITING			/* undef to save memory */
5735be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
5746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
5756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
5766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
5779e3ed392SJoe Hamman #if defined(CONFIG_CMD_KGDB)
5786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
5799e3ed392SJoe Hamman #else
5806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
5819e3ed392SJoe Hamman #endif
5826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
5836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
5846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
5856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
5869e3ed392SJoe Hamman 
5879e3ed392SJoe Hamman /*
5889e3ed392SJoe Hamman  * For booting Linux, the board info and command line data
5899e3ed392SJoe Hamman  * have to be in the first 8 MB of memory, since this is
5909e3ed392SJoe Hamman  * the maximum mapped by the Linux kernel during initialization.
5919e3ed392SJoe Hamman  */
5926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
5939e3ed392SJoe Hamman 
5949e3ed392SJoe Hamman #if defined(CONFIG_CMD_KGDB)
5959e3ed392SJoe Hamman #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
5969e3ed392SJoe Hamman #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
5979e3ed392SJoe Hamman #endif
5989e3ed392SJoe Hamman 
5999e3ed392SJoe Hamman /*
6009e3ed392SJoe Hamman  * Environment Configuration
6019e3ed392SJoe Hamman  */
6029e3ed392SJoe Hamman 
6039e3ed392SJoe Hamman /* The mac addresses for all ethernet interface */
6049e3ed392SJoe Hamman #if defined(CONFIG_TSEC_ENET)
6059e3ed392SJoe Hamman #define CONFIG_HAS_ETH0
6069e3ed392SJoe Hamman #define CONFIG_ETHADDR	 02:E0:0C:00:00:FD
6079e3ed392SJoe Hamman #define CONFIG_HAS_ETH1
6089e3ed392SJoe Hamman #define CONFIG_ETH1ADDR	 02:E0:0C:00:01:FD
6099e3ed392SJoe Hamman #endif
6109e3ed392SJoe Hamman 
6119e3ed392SJoe Hamman #define CONFIG_IPADDR	 192.168.0.55
6129e3ed392SJoe Hamman 
6139e3ed392SJoe Hamman #define CONFIG_HOSTNAME	 sbc8548
6148b3637c6SJoe Hershberger #define CONFIG_ROOTPATH	 "/opt/eldk/ppc_85xx"
615b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE	 "/uImage"
6169e3ed392SJoe Hamman #define CONFIG_UBOOTPATH /u-boot.bin	/* TFTP server */
6179e3ed392SJoe Hamman 
6189e3ed392SJoe Hamman #define CONFIG_SERVERIP	 192.168.0.2
6199e3ed392SJoe Hamman #define CONFIG_GATEWAYIP 192.168.0.1
6209e3ed392SJoe Hamman #define CONFIG_NETMASK	 255.255.255.0
6219e3ed392SJoe Hamman 
6229e3ed392SJoe Hamman #define CONFIG_LOADADDR	1000000	/*default location for tftp and bootm*/
6239e3ed392SJoe Hamman 
6249e3ed392SJoe Hamman #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
6259e3ed392SJoe Hamman #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs*/
6269e3ed392SJoe Hamman 
6279e3ed392SJoe Hamman #define CONFIG_BAUDRATE	115200
6289e3ed392SJoe Hamman 
6299e3ed392SJoe Hamman #define	CONFIG_EXTRA_ENV_SETTINGS				\
6309e3ed392SJoe Hamman "netdev=eth0\0"						\
6315368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"				\
6329e3ed392SJoe Hamman "tftpflash=tftpboot $loadaddr $uboot; "			\
6335368c55dSMarek Vasut 	"protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
6345368c55dSMarek Vasut 	"erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
6355368c55dSMarek Vasut 	"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
6365368c55dSMarek Vasut 	"protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
6375368c55dSMarek Vasut 	"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
6389e3ed392SJoe Hamman "consoledev=ttyS0\0"				\
6399e3ed392SJoe Hamman "ramdiskaddr=2000000\0"			\
6409e3ed392SJoe Hamman "ramdiskfile=uRamdisk\0"			\
6419e3ed392SJoe Hamman "fdtaddr=c00000\0"				\
6429e3ed392SJoe Hamman "fdtfile=sbc8548.dtb\0"
6439e3ed392SJoe Hamman 
6449e3ed392SJoe Hamman #define CONFIG_NFSBOOTCOMMAND						\
6459e3ed392SJoe Hamman    "setenv bootargs root=/dev/nfs rw "					\
6469e3ed392SJoe Hamman       "nfsroot=$serverip:$rootpath "					\
6479e3ed392SJoe Hamman       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
6489e3ed392SJoe Hamman       "console=$consoledev,$baudrate $othbootargs;"			\
6499e3ed392SJoe Hamman    "tftp $loadaddr $bootfile;"						\
6509e3ed392SJoe Hamman    "tftp $fdtaddr $fdtfile;"						\
6519e3ed392SJoe Hamman    "bootm $loadaddr - $fdtaddr"
6529e3ed392SJoe Hamman 
6539e3ed392SJoe Hamman 
6549e3ed392SJoe Hamman #define CONFIG_RAMBOOTCOMMAND \
6559e3ed392SJoe Hamman    "setenv bootargs root=/dev/ram rw "					\
6569e3ed392SJoe Hamman       "console=$consoledev,$baudrate $othbootargs;"			\
6579e3ed392SJoe Hamman    "tftp $ramdiskaddr $ramdiskfile;"					\
6589e3ed392SJoe Hamman    "tftp $loadaddr $bootfile;"						\
6599e3ed392SJoe Hamman    "tftp $fdtaddr $fdtfile;"						\
6609e3ed392SJoe Hamman    "bootm $loadaddr $ramdiskaddr $fdtaddr"
6619e3ed392SJoe Hamman 
6629e3ed392SJoe Hamman #define CONFIG_BOOTCOMMAND	CONFIG_RAMBOOTCOMMAND
6639e3ed392SJoe Hamman 
6649e3ed392SJoe Hamman #endif	/* __CONFIG_H */
665