1 /* 2 * WindRiver SBC8349 U-Boot configuration file. 3 * Copyright (c) 2006, 2007 Wind River Systems, Inc. 4 * 5 * Paul Gortmaker <paul.gortmaker@windriver.com> 6 * Based on the MPC8349EMDS config. 7 * 8 * SPDX-License-Identifier: GPL-2.0+ 9 */ 10 11 /* 12 * sbc8349 board configuration file. 13 */ 14 15 #ifndef __CONFIG_H 16 #define __CONFIG_H 17 18 #define CONFIG_DISPLAY_BOARDINFO 19 20 /* 21 * High Level Configuration Options 22 */ 23 #define CONFIG_E300 1 /* E300 Family */ 24 #define CONFIG_MPC834x 1 /* MPC834x family */ 25 #define CONFIG_MPC8349 1 /* MPC8349 specific */ 26 #define CONFIG_SBC8349 1 /* WRS SBC8349 board specific */ 27 28 #define CONFIG_SYS_TEXT_BASE 0xFF800000 29 30 /* Don't enable PCI2 on sbc834x - it doesn't exist physically. */ 31 #undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */ 32 33 /* 34 * The default if PCI isn't enabled, or if no PCI clk setting is given 35 * is 66MHz; this is what the board defaults to when the PCI slot is 36 * physically empty. The board will automatically (i.e w/o jumpers) 37 * clock down to 33MHz if you insert a 33MHz PCI card. 38 */ 39 #ifdef CONFIG_PCI_33M 40 #define CONFIG_83XX_CLKIN 33000000 /* in Hz */ 41 #else /* 66M */ 42 #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 43 #endif 44 45 #ifndef CONFIG_SYS_CLK_FREQ 46 #ifdef CONFIG_PCI_33M 47 #define CONFIG_SYS_CLK_FREQ 33000000 48 #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1 49 #else /* 66M */ 50 #define CONFIG_SYS_CLK_FREQ 66000000 51 #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1 52 #endif 53 #endif 54 55 #undef CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 56 57 #define CONFIG_SYS_IMMR 0xE0000000 58 59 #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 60 #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */ 61 #define CONFIG_SYS_MEMTEST_END 0x00100000 62 63 /* 64 * DDR Setup 65 */ 66 #undef CONFIG_DDR_ECC /* only for ECC DDR module */ 67 #undef CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */ 68 #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ 69 #define CONFIG_SYS_83XX_DDR_USES_CS0 /* WRS; Fsl board uses CS2/CS3 */ 70 71 /* 72 * 32-bit data path mode. 73 * 74 * Please note that using this mode for devices with the real density of 64-bit 75 * effectively reduces the amount of available memory due to the effect of 76 * wrapping around while translating address to row/columns, for example in the 77 * 256MB module the upper 128MB get aliased with contents of the lower 78 * 128MB); normally this define should be used for devices with real 32-bit 79 * data path. 80 */ 81 #undef CONFIG_DDR_32BIT 82 83 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/ 84 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 85 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 86 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \ 87 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075) 88 #define CONFIG_DDR_2T_TIMING 89 90 #if defined(CONFIG_SPD_EEPROM) 91 /* 92 * Determine DDR configuration from I2C interface. 93 */ 94 #define SPD_EEPROM_ADDRESS 0x52 /* DDR DIMM */ 95 96 #else 97 /* 98 * Manually set up DDR parameters 99 * NB: manual DDR setup untested on sbc834x 100 */ 101 #define CONFIG_SYS_DDR_SIZE 256 /* MB */ 102 #define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \ 103 | CSCONFIG_ROW_BIT_13 \ 104 | CSCONFIG_COL_BIT_10) 105 #define CONFIG_SYS_DDR_TIMING_1 0x36332321 106 #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 107 #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 108 #define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */ 109 110 #if defined(CONFIG_DDR_32BIT) 111 /* set burst length to 8 for 32-bit data path */ 112 /* DLL,normal,seq,4/2.5, 8 burst len */ 113 #define CONFIG_SYS_DDR_MODE 0x00000023 114 #else 115 /* the default burst length is 4 - for 64-bit data path */ 116 /* DLL,normal,seq,4/2.5, 4 burst len */ 117 #define CONFIG_SYS_DDR_MODE 0x00000022 118 #endif 119 #endif 120 121 /* 122 * SDRAM on the Local Bus 123 */ 124 #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */ 125 #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 126 127 /* 128 * FLASH on the Local Bus 129 */ 130 #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 131 #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 132 #define CONFIG_SYS_FLASH_BASE 0xFF800000 /* start of FLASH */ 133 #define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */ 134 /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */ 135 136 #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 137 | BR_PS_16 /* 16 bit port */ \ 138 | BR_MS_GPCM /* MSEL = GPCM */ \ 139 | BR_V) /* valid */ 140 141 #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 142 | OR_GPCM_XAM \ 143 | OR_GPCM_CSNT \ 144 | OR_GPCM_ACS_DIV2 \ 145 | OR_GPCM_XACS \ 146 | OR_GPCM_SCY_15 \ 147 | OR_GPCM_TRLX_SET \ 148 | OR_GPCM_EHTR_SET \ 149 | OR_GPCM_EAD) 150 /* 0xFF806FF7 */ 151 152 /* window base at flash base */ 153 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 154 #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB) 155 156 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 157 #define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */ 158 159 #undef CONFIG_SYS_FLASH_CHECKSUM 160 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 161 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 162 163 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 164 165 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 166 #define CONFIG_SYS_RAMBOOT 167 #else 168 #undef CONFIG_SYS_RAMBOOT 169 #endif 170 171 #define CONFIG_SYS_INIT_RAM_LOCK 1 172 /* Initial RAM address */ 173 #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 174 /* Size of used area in RAM*/ 175 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 176 177 #define CONFIG_SYS_GBL_DATA_OFFSET \ 178 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 179 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 180 181 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 182 #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */ 183 184 /* 185 * Local Bus LCRR and LBCR regs 186 * LCRR: DLL bypass, Clock divider is 4 187 * External Local Bus rate is 188 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 189 */ 190 #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 191 #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4 192 #define CONFIG_SYS_LBC_LBCR 0x00000000 193 194 #undef CONFIG_SYS_LB_SDRAM /* if board has SDRAM on local bus */ 195 196 #ifdef CONFIG_SYS_LB_SDRAM 197 /* Local bus BR2, OR2 definition for SDRAM if soldered on the board*/ 198 /* 199 * Base Register 2 and Option Register 2 configure SDRAM. 200 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 201 * 202 * For BR2, need: 203 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 204 * port-size = 32-bits = BR2[19:20] = 11 205 * no parity checking = BR2[21:22] = 00 206 * SDRAM for MSEL = BR2[24:26] = 011 207 * Valid = BR[31] = 1 208 * 209 * 0 4 8 12 16 20 24 28 210 * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861 211 */ 212 213 #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LBC_SDRAM_BASE \ 214 | BR_PS_32 \ 215 | BR_MS_SDRAM \ 216 | BR_V) 217 /* 0xF0001861 */ 218 #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE 219 #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_64MB) 220 221 /* 222 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 223 * 224 * For OR2, need: 225 * 64MB mask for AM, OR2[0:7] = 1111 1100 226 * XAM, OR2[17:18] = 11 227 * 9 columns OR2[19-21] = 010 228 * 13 rows OR2[23-25] = 100 229 * EAD set for extra time OR[31] = 1 230 * 231 * 0 4 8 12 16 20 24 28 232 * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901 233 */ 234 235 #define CONFIG_SYS_OR2_PRELIM (MEG_TO_AM(CONFIG_SYS_LBC_SDRAM_SIZE) \ 236 | OR_SDRAM_XAM \ 237 | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \ 238 | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \ 239 | OR_SDRAM_EAD) 240 /* 0xFC006901 */ 241 242 /* LB sdram refresh timer, about 6us */ 243 #define CONFIG_SYS_LBC_LSRT 0x32000000 244 /* LB refresh timer prescal, 266MHz/32 */ 245 #define CONFIG_SYS_LBC_MRTPR 0x20000000 246 247 #define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \ 248 | LSDMR_BSMA1516 \ 249 | LSDMR_RFCR8 \ 250 | LSDMR_PRETOACT6 \ 251 | LSDMR_ACTTORW3 \ 252 | LSDMR_BL8 \ 253 | LSDMR_WRC3 \ 254 | LSDMR_CL3) 255 256 /* 257 * SDRAM Controller configuration sequence. 258 */ 259 #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) 260 #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 261 #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 262 #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) 263 #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) 264 #endif 265 266 /* 267 * Serial Port 268 */ 269 #define CONFIG_CONS_INDEX 1 270 #define CONFIG_SYS_NS16550_SERIAL 271 #define CONFIG_SYS_NS16550_REG_SIZE 1 272 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 273 274 #define CONFIG_SYS_BAUDRATE_TABLE \ 275 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 276 277 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 278 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 279 280 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 281 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 282 283 /* I2C */ 284 #define CONFIG_SYS_I2C 285 #define CONFIG_SYS_I2C_FSL 286 #define CONFIG_SYS_FSL_I2C_SPEED 400000 287 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 288 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 289 #define CONFIG_SYS_FSL_I2C2_SPEED 400000 290 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 291 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 292 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69}, {1, 0x69} } 293 /* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SYS_SPD_BUS_NUM... */ 294 295 /* TSEC */ 296 #define CONFIG_SYS_TSEC1_OFFSET 0x24000 297 #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 298 #define CONFIG_SYS_TSEC2_OFFSET 0x25000 299 #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 300 301 /* 302 * General PCI 303 * Addresses are mapped 1-1. 304 */ 305 #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 306 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 307 #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 308 #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 309 #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 310 #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 311 #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 312 #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 313 #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 314 315 #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000 316 #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE 317 #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ 318 #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000 319 #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE 320 #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ 321 #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 322 #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000 323 #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ 324 325 #if defined(CONFIG_PCI) 326 327 #define PCI_64BIT 328 #define PCI_ONE_PCI1 329 #if defined(PCI_64BIT) 330 #undef PCI_ALL_PCI1 331 #undef PCI_TWO_PCI1 332 #undef PCI_ONE_PCI1 333 #endif 334 335 #define CONFIG_PCI_PNP /* do pci plug-and-play */ 336 337 #undef CONFIG_EEPRO100 338 #undef CONFIG_TULIP 339 340 #if !defined(CONFIG_PCI_PNP) 341 #define PCI_ENET0_IOADDR 0xFIXME 342 #define PCI_ENET0_MEMADDR 0xFIXME 343 #define PCI_IDSEL_NUMBER 0xFIXME 344 #endif 345 346 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 347 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 348 349 #endif /* CONFIG_PCI */ 350 351 /* 352 * TSEC configuration 353 */ 354 #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 355 356 #if defined(CONFIG_TSEC_ENET) 357 358 #define CONFIG_TSEC1 1 359 #define CONFIG_TSEC1_NAME "TSEC0" 360 #define CONFIG_TSEC2 1 361 #define CONFIG_TSEC2_NAME "TSEC1" 362 #define CONFIG_PHY_BCM5421S 1 363 #define TSEC1_PHY_ADDR 0x19 364 #define TSEC2_PHY_ADDR 0x1a 365 #define TSEC1_PHYIDX 0 366 #define TSEC2_PHYIDX 0 367 #define TSEC1_FLAGS TSEC_GIGABIT 368 #define TSEC2_FLAGS TSEC_GIGABIT 369 370 /* Options are: TSEC[0-1] */ 371 #define CONFIG_ETHPRIME "TSEC0" 372 373 #endif /* CONFIG_TSEC_ENET */ 374 375 /* 376 * Environment 377 */ 378 #ifndef CONFIG_SYS_RAMBOOT 379 #define CONFIG_ENV_IS_IN_FLASH 1 380 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 381 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 382 #define CONFIG_ENV_SIZE 0x2000 383 384 /* Address and size of Redundant Environment Sector */ 385 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) 386 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 387 388 #else 389 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 390 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 391 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 392 #define CONFIG_ENV_SIZE 0x2000 393 #endif 394 395 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 396 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 397 398 399 /* 400 * BOOTP options 401 */ 402 #define CONFIG_BOOTP_BOOTFILESIZE 403 #define CONFIG_BOOTP_BOOTPATH 404 #define CONFIG_BOOTP_GATEWAY 405 #define CONFIG_BOOTP_HOSTNAME 406 407 408 /* 409 * Command line configuration. 410 */ 411 #define CONFIG_CMD_MII 412 413 #if defined(CONFIG_PCI) 414 #define CONFIG_CMD_PCI 415 #endif 416 417 #undef CONFIG_WATCHDOG /* watchdog disabled */ 418 419 /* 420 * Miscellaneous configurable options 421 */ 422 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 423 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 424 425 #if defined(CONFIG_CMD_KGDB) 426 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 427 #else 428 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 429 #endif 430 431 /* Print Buffer Size */ 432 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 433 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 434 /* Boot Argument Buffer Size */ 435 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 436 437 /* 438 * For booting Linux, the board info and command line data 439 * have to be in the first 256 MB of memory, since this is 440 * the maximum mapped by the Linux kernel during initialization. 441 */ 442 /* Initial Memory map for Linux*/ 443 #define CONFIG_SYS_BOOTMAPSZ (256 << 20) 444 445 #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */ 446 447 #if 1 /*528/264*/ 448 #define CONFIG_SYS_HRCW_LOW (\ 449 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 450 HRCWL_DDR_TO_SCB_CLK_1X1 |\ 451 HRCWL_CSB_TO_CLKIN |\ 452 HRCWL_VCO_1X2 |\ 453 HRCWL_CORE_TO_CSB_2X1) 454 #elif 0 /*396/132*/ 455 #define CONFIG_SYS_HRCW_LOW (\ 456 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 457 HRCWL_DDR_TO_SCB_CLK_1X1 |\ 458 HRCWL_CSB_TO_CLKIN |\ 459 HRCWL_VCO_1X4 |\ 460 HRCWL_CORE_TO_CSB_3X1) 461 #elif 0 /*264/132*/ 462 #define CONFIG_SYS_HRCW_LOW (\ 463 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 464 HRCWL_DDR_TO_SCB_CLK_1X1 |\ 465 HRCWL_CSB_TO_CLKIN |\ 466 HRCWL_VCO_1X4 |\ 467 HRCWL_CORE_TO_CSB_2X1) 468 #elif 0 /*132/132*/ 469 #define CONFIG_SYS_HRCW_LOW (\ 470 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 471 HRCWL_DDR_TO_SCB_CLK_1X1 |\ 472 HRCWL_CSB_TO_CLKIN |\ 473 HRCWL_VCO_1X4 |\ 474 HRCWL_CORE_TO_CSB_1X1) 475 #elif 0 /*264/264 */ 476 #define CONFIG_SYS_HRCW_LOW (\ 477 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 478 HRCWL_DDR_TO_SCB_CLK_1X1 |\ 479 HRCWL_CSB_TO_CLKIN |\ 480 HRCWL_VCO_1X4 |\ 481 HRCWL_CORE_TO_CSB_1X1) 482 #endif 483 484 #if defined(PCI_64BIT) 485 #define CONFIG_SYS_HRCW_HIGH (\ 486 HRCWH_PCI_HOST |\ 487 HRCWH_64_BIT_PCI |\ 488 HRCWH_PCI1_ARBITER_ENABLE |\ 489 HRCWH_PCI2_ARBITER_DISABLE |\ 490 HRCWH_CORE_ENABLE |\ 491 HRCWH_FROM_0X00000100 |\ 492 HRCWH_BOOTSEQ_DISABLE |\ 493 HRCWH_SW_WATCHDOG_DISABLE |\ 494 HRCWH_ROM_LOC_LOCAL_16BIT |\ 495 HRCWH_TSEC1M_IN_GMII |\ 496 HRCWH_TSEC2M_IN_GMII) 497 #else 498 #define CONFIG_SYS_HRCW_HIGH (\ 499 HRCWH_PCI_HOST |\ 500 HRCWH_32_BIT_PCI |\ 501 HRCWH_PCI1_ARBITER_ENABLE |\ 502 HRCWH_PCI2_ARBITER_ENABLE |\ 503 HRCWH_CORE_ENABLE |\ 504 HRCWH_FROM_0X00000100 |\ 505 HRCWH_BOOTSEQ_DISABLE |\ 506 HRCWH_SW_WATCHDOG_DISABLE |\ 507 HRCWH_ROM_LOC_LOCAL_16BIT |\ 508 HRCWH_TSEC1M_IN_GMII |\ 509 HRCWH_TSEC2M_IN_GMII) 510 #endif 511 512 /* System IO Config */ 513 #define CONFIG_SYS_SICRH 0 514 #define CONFIG_SYS_SICRL SICRL_LDP_A 515 516 #define CONFIG_SYS_HID0_INIT 0x000000000 517 #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \ 518 | HID0_ENABLE_INSTRUCTION_CACHE) 519 520 /* #define CONFIG_SYS_HID0_FINAL (\ 521 HID0_ENABLE_INSTRUCTION_CACHE |\ 522 HID0_ENABLE_M_BIT |\ 523 HID0_ENABLE_ADDRESS_BROADCAST) */ 524 525 526 #define CONFIG_SYS_HID2 HID2_HBE 527 528 #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 529 530 /* DDR @ 0x00000000 */ 531 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ 532 | BATL_PP_RW \ 533 | BATL_MEMCOHERENCE) 534 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ 535 | BATU_BL_256M \ 536 | BATU_VS \ 537 | BATU_VP) 538 539 /* PCI @ 0x80000000 */ 540 #ifdef CONFIG_PCI 541 #define CONFIG_PCI_INDIRECT_BRIDGE 542 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \ 543 | BATL_PP_RW \ 544 | BATL_MEMCOHERENCE) 545 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \ 546 | BATU_BL_256M \ 547 | BATU_VS \ 548 | BATU_VP) 549 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \ 550 | BATL_PP_RW \ 551 | BATL_CACHEINHIBIT \ 552 | BATL_GUARDEDSTORAGE) 553 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \ 554 | BATU_BL_256M \ 555 | BATU_VS \ 556 | BATU_VP) 557 #else 558 #define CONFIG_SYS_IBAT1L (0) 559 #define CONFIG_SYS_IBAT1U (0) 560 #define CONFIG_SYS_IBAT2L (0) 561 #define CONFIG_SYS_IBAT2U (0) 562 #endif 563 564 #ifdef CONFIG_MPC83XX_PCI2 565 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \ 566 | BATL_PP_RW \ 567 | BATL_MEMCOHERENCE) 568 #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \ 569 | BATU_BL_256M \ 570 | BATU_VS \ 571 | BATU_VP) 572 #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \ 573 | BATL_PP_RW \ 574 | BATL_CACHEINHIBIT \ 575 | BATL_GUARDEDSTORAGE) 576 #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \ 577 | BATU_BL_256M \ 578 | BATU_VS \ 579 | BATU_VP) 580 #else 581 #define CONFIG_SYS_IBAT3L (0) 582 #define CONFIG_SYS_IBAT3U (0) 583 #define CONFIG_SYS_IBAT4L (0) 584 #define CONFIG_SYS_IBAT4U (0) 585 #endif 586 587 /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */ 588 #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \ 589 | BATL_PP_RW \ 590 | BATL_CACHEINHIBIT \ 591 | BATL_GUARDEDSTORAGE) 592 #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \ 593 | BATU_BL_256M \ 594 | BATU_VS \ 595 | BATU_VP) 596 597 /* LBC SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ 598 #define CONFIG_SYS_IBAT6L (CONFIG_SYS_LBC_SDRAM_BASE \ 599 | BATL_PP_RW \ 600 | BATL_MEMCOHERENCE \ 601 | BATL_GUARDEDSTORAGE) 602 #define CONFIG_SYS_IBAT6U (CONFIG_SYS_LBC_SDRAM_BASE \ 603 | BATU_BL_256M \ 604 | BATU_VS \ 605 | BATU_VP) 606 607 #define CONFIG_SYS_IBAT7L (0) 608 #define CONFIG_SYS_IBAT7U (0) 609 610 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 611 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 612 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 613 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 614 #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 615 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 616 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 617 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 618 #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 619 #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 620 #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 621 #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 622 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 623 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 624 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 625 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 626 627 #if defined(CONFIG_CMD_KGDB) 628 #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 629 #endif 630 631 /* 632 * Environment Configuration 633 */ 634 #define CONFIG_ENV_OVERWRITE 635 636 #if defined(CONFIG_TSEC_ENET) 637 #define CONFIG_HAS_ETH0 638 #define CONFIG_HAS_ETH1 639 #endif 640 641 #define CONFIG_HOSTNAME SBC8349 642 #define CONFIG_ROOTPATH "/tftpboot/rootfs" 643 #define CONFIG_BOOTFILE "uImage" 644 645 /* default location for tftp and bootm */ 646 #define CONFIG_LOADADDR 800000 647 648 #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 649 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 650 651 #define CONFIG_BAUDRATE 115200 652 653 #define CONFIG_EXTRA_ENV_SETTINGS \ 654 "netdev=eth0\0" \ 655 "hostname=sbc8349\0" \ 656 "nfsargs=setenv bootargs root=/dev/nfs rw " \ 657 "nfsroot=${serverip}:${rootpath}\0" \ 658 "ramargs=setenv bootargs root=/dev/ram rw\0" \ 659 "addip=setenv bootargs ${bootargs} " \ 660 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 661 ":${hostname}:${netdev}:off panic=1\0" \ 662 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ 663 "flash_nfs=run nfsargs addip addtty;" \ 664 "bootm ${kernel_addr}\0" \ 665 "flash_self=run ramargs addip addtty;" \ 666 "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 667 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ 668 "bootm\0" \ 669 "load=tftp 100000 /tftpboot/sbc8349/u-boot.bin\0" \ 670 "update=protect off ff800000 ff83ffff; " \ 671 "era ff800000 ff83ffff; cp.b 100000 ff800000 ${filesize}\0" \ 672 "upd=run load update\0" \ 673 "fdtaddr=780000\0" \ 674 "fdtfile=sbc8349.dtb\0" \ 675 "" 676 677 #define CONFIG_NFSBOOTCOMMAND \ 678 "setenv bootargs root=/dev/nfs rw " \ 679 "nfsroot=$serverip:$rootpath " \ 680 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 681 "$netdev:off " \ 682 "console=$consoledev,$baudrate $othbootargs;" \ 683 "tftp $loadaddr $bootfile;" \ 684 "tftp $fdtaddr $fdtfile;" \ 685 "bootm $loadaddr - $fdtaddr" 686 687 #define CONFIG_RAMBOOTCOMMAND \ 688 "setenv bootargs root=/dev/ram rw " \ 689 "console=$consoledev,$baudrate $othbootargs;" \ 690 "tftp $ramdiskaddr $ramdiskfile;" \ 691 "tftp $loadaddr $bootfile;" \ 692 "tftp $fdtaddr $fdtfile;" \ 693 "bootm $loadaddr $ramdiskaddr $fdtaddr" 694 695 #define CONFIG_BOOTCOMMAND "run flash_self" 696 697 #endif /* __CONFIG_H */ 698