xref: /rk3399_rockchip-uboot/include/configs/sbc8349.h (revision e496865ecc31a2fe2f9abfe798334bb02aaf05ab)
191e25769SPaul Gortmaker /*
291e25769SPaul Gortmaker  * WindRiver SBC8349 U-Boot configuration file.
391e25769SPaul Gortmaker  * Copyright (c) 2006, 2007 Wind River Systems, Inc.
491e25769SPaul Gortmaker  *
591e25769SPaul Gortmaker  * Paul Gortmaker <paul.gortmaker@windriver.com>
691e25769SPaul Gortmaker  * Based on the MPC8349EMDS config.
791e25769SPaul Gortmaker  *
891e25769SPaul Gortmaker  * See file CREDITS for list of people who contributed to this
991e25769SPaul Gortmaker  * project.
1091e25769SPaul Gortmaker  *
1191e25769SPaul Gortmaker  * This program is free software; you can redistribute it and/or
1291e25769SPaul Gortmaker  * modify it under the terms of the GNU General Public License as
1391e25769SPaul Gortmaker  * published by the Free Software Foundation; either version 2 of
1491e25769SPaul Gortmaker  * the License, or (at your option) any later version.
1591e25769SPaul Gortmaker  *
1691e25769SPaul Gortmaker  * This program is distributed in the hope that it will be useful,
1791e25769SPaul Gortmaker  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1891e25769SPaul Gortmaker  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
1991e25769SPaul Gortmaker  * GNU General Public License for more details.
2091e25769SPaul Gortmaker  *
2191e25769SPaul Gortmaker  * You should have received a copy of the GNU General Public License
2291e25769SPaul Gortmaker  * along with this program; if not, write to the Free Software
2391e25769SPaul Gortmaker  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2491e25769SPaul Gortmaker  * MA 02111-1307 USA
2591e25769SPaul Gortmaker  */
2691e25769SPaul Gortmaker 
2791e25769SPaul Gortmaker /*
2891e25769SPaul Gortmaker  * sbc8349 board configuration file.
2991e25769SPaul Gortmaker  */
3091e25769SPaul Gortmaker 
3191e25769SPaul Gortmaker #ifndef __CONFIG_H
3291e25769SPaul Gortmaker #define __CONFIG_H
3391e25769SPaul Gortmaker 
3491e25769SPaul Gortmaker #undef DEBUG
3591e25769SPaul Gortmaker 
3691e25769SPaul Gortmaker /*
3791e25769SPaul Gortmaker  * High Level Configuration Options
3891e25769SPaul Gortmaker  */
3991e25769SPaul Gortmaker #define CONFIG_E300		1	/* E300 Family */
4091e25769SPaul Gortmaker #define CONFIG_MPC83XX		1	/* MPC83XX family */
4191e25769SPaul Gortmaker #define CONFIG_MPC834X		1	/* MPC834X family */
4291e25769SPaul Gortmaker #define CONFIG_MPC8349		1	/* MPC8349 specific */
4391e25769SPaul Gortmaker #define CONFIG_SBC8349		1	/* WRS SBC8349 board specific */
4491e25769SPaul Gortmaker 
4591e25769SPaul Gortmaker #undef CONFIG_PCI
4691e25769SPaul Gortmaker /* Don't enable PCI2 on sbc834x - it doesn't exist physically. */
4791e25769SPaul Gortmaker #undef CONFIG_MPC83XX_PCI2		/* support for 2nd PCI controller */
4891e25769SPaul Gortmaker 
4991e25769SPaul Gortmaker #define PCI_66M
5091e25769SPaul Gortmaker #ifdef PCI_66M
5191e25769SPaul Gortmaker #define CONFIG_83XX_CLKIN	66000000	/* in Hz */
5291e25769SPaul Gortmaker #else
5391e25769SPaul Gortmaker #define CONFIG_83XX_CLKIN	33000000	/* in Hz */
5491e25769SPaul Gortmaker #endif
5591e25769SPaul Gortmaker 
5691e25769SPaul Gortmaker #ifndef CONFIG_SYS_CLK_FREQ
5791e25769SPaul Gortmaker #ifdef PCI_66M
5891e25769SPaul Gortmaker #define CONFIG_SYS_CLK_FREQ	66000000
5991e25769SPaul Gortmaker #define HRCWL_CSB_TO_CLKIN	HRCWL_CSB_TO_CLKIN_4X1
6091e25769SPaul Gortmaker #else
6191e25769SPaul Gortmaker #define CONFIG_SYS_CLK_FREQ	33000000
6291e25769SPaul Gortmaker #define HRCWL_CSB_TO_CLKIN	HRCWL_CSB_TO_CLKIN_8X1
6391e25769SPaul Gortmaker #endif
6491e25769SPaul Gortmaker #endif
6591e25769SPaul Gortmaker 
6691e25769SPaul Gortmaker #undef CONFIG_BOARD_EARLY_INIT_F		/* call board_pre_init */
6791e25769SPaul Gortmaker 
6891e25769SPaul Gortmaker #define CFG_IMMR		0xE0000000
6991e25769SPaul Gortmaker 
7091e25769SPaul Gortmaker #undef CFG_DRAM_TEST				/* memory test, takes time */
7191e25769SPaul Gortmaker #define CFG_MEMTEST_START	0x00000000	/* memtest region */
7291e25769SPaul Gortmaker #define CFG_MEMTEST_END		0x00100000
7391e25769SPaul Gortmaker 
7491e25769SPaul Gortmaker /*
7591e25769SPaul Gortmaker  * DDR Setup
7691e25769SPaul Gortmaker  */
7791e25769SPaul Gortmaker #undef CONFIG_DDR_ECC			/* only for ECC DDR module */
7891e25769SPaul Gortmaker #undef CONFIG_DDR_ECC_CMD		/* use DDR ECC user commands */
7991e25769SPaul Gortmaker #define CONFIG_SPD_EEPROM		/* use SPD EEPROM for DDR setup*/
8091e25769SPaul Gortmaker #define CFG_83XX_DDR_USES_CS0		/* WRS; Fsl board uses CS2/CS3 */
8191e25769SPaul Gortmaker 
8291e25769SPaul Gortmaker /*
8391e25769SPaul Gortmaker  * 32-bit data path mode.
8491e25769SPaul Gortmaker  *
8591e25769SPaul Gortmaker  * Please note that using this mode for devices with the real density of 64-bit
8691e25769SPaul Gortmaker  * effectively reduces the amount of available memory due to the effect of
8791e25769SPaul Gortmaker  * wrapping around while translating address to row/columns, for example in the
8891e25769SPaul Gortmaker  * 256MB module the upper 128MB get aliased with contents of the lower
8991e25769SPaul Gortmaker  * 128MB); normally this define should be used for devices with real 32-bit
9091e25769SPaul Gortmaker  * data path.
9191e25769SPaul Gortmaker  */
9291e25769SPaul Gortmaker #undef CONFIG_DDR_32BIT
9391e25769SPaul Gortmaker 
9491e25769SPaul Gortmaker #define CFG_DDR_BASE		0x00000000	/* DDR is system memory*/
9591e25769SPaul Gortmaker #define CFG_SDRAM_BASE		CFG_DDR_BASE
9691e25769SPaul Gortmaker #define CFG_DDR_SDRAM_BASE	CFG_DDR_BASE
9791e25769SPaul Gortmaker #define CFG_DDR_SDRAM_CLK_CNTL	(DDR_SDRAM_CLK_CNTL_SS_EN | \
9891e25769SPaul Gortmaker 				DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
9991e25769SPaul Gortmaker #define CONFIG_DDR_2T_TIMING
10091e25769SPaul Gortmaker 
10191e25769SPaul Gortmaker #if defined(CONFIG_SPD_EEPROM)
10291e25769SPaul Gortmaker /*
10391e25769SPaul Gortmaker  * Determine DDR configuration from I2C interface.
10491e25769SPaul Gortmaker  */
10591e25769SPaul Gortmaker #define SPD_EEPROM_ADDRESS	0x52		/* DDR DIMM */
10691e25769SPaul Gortmaker 
10791e25769SPaul Gortmaker #else
10891e25769SPaul Gortmaker /*
10991e25769SPaul Gortmaker  * Manually set up DDR parameters
11091e25769SPaul Gortmaker  * NB: manual DDR setup untested on sbc834x
11191e25769SPaul Gortmaker  */
11291e25769SPaul Gortmaker #define CFG_DDR_SIZE		256		/* MB */
11391e25769SPaul Gortmaker #define CFG_DDR_CONFIG		(CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
11491e25769SPaul Gortmaker #define CFG_DDR_TIMING_1	0x36332321
11591e25769SPaul Gortmaker #define CFG_DDR_TIMING_2	0x00000800	/* P9-45,may need tuning */
11691e25769SPaul Gortmaker #define CFG_DDR_CONTROL		0xc2000000	/* unbuffered,no DYN_PWR */
11791e25769SPaul Gortmaker #define CFG_DDR_INTERVAL	0x04060100	/* autocharge,no open page */
11891e25769SPaul Gortmaker 
11991e25769SPaul Gortmaker #if defined(CONFIG_DDR_32BIT)
12091e25769SPaul Gortmaker /* set burst length to 8 for 32-bit data path */
12191e25769SPaul Gortmaker #define CFG_DDR_MODE		0x00000023	/* DLL,normal,seq,4/2.5, 8 burst len */
12291e25769SPaul Gortmaker #else
12391e25769SPaul Gortmaker /* the default burst length is 4 - for 64-bit data path */
12491e25769SPaul Gortmaker #define CFG_DDR_MODE		0x00000022	/* DLL,normal,seq,4/2.5, 4 burst len */
12591e25769SPaul Gortmaker #endif
12691e25769SPaul Gortmaker #endif
12791e25769SPaul Gortmaker 
12891e25769SPaul Gortmaker /*
12991e25769SPaul Gortmaker  * SDRAM on the Local Bus
13091e25769SPaul Gortmaker  */
13191e25769SPaul Gortmaker #define CFG_LBC_SDRAM_BASE	0x10000000	/* Localbus SDRAM */
13291e25769SPaul Gortmaker #define CFG_LBC_SDRAM_SIZE	128		/* LBC SDRAM is 128MB */
13391e25769SPaul Gortmaker 
13491e25769SPaul Gortmaker /*
13591e25769SPaul Gortmaker  * FLASH on the Local Bus
13691e25769SPaul Gortmaker  */
13791e25769SPaul Gortmaker #define CFG_FLASH_CFI				/* use the Common Flash Interface */
13891e25769SPaul Gortmaker #define CFG_FLASH_CFI_DRIVER			/* use the CFI driver */
13991e25769SPaul Gortmaker #define CFG_FLASH_BASE		0xFF800000	/* start of FLASH   */
14091e25769SPaul Gortmaker #define CFG_FLASH_SIZE		8		/* flash size in MB */
14191e25769SPaul Gortmaker /* #define CFG_FLASH_USE_BUFFER_WRITE */
14291e25769SPaul Gortmaker 
14391e25769SPaul Gortmaker #define CFG_BR0_PRELIM		(CFG_FLASH_BASE |	/* flash Base address */ \
14491e25769SPaul Gortmaker 				(2 << BR_PS_SHIFT) |	/* 32 bit port size */	 \
14591e25769SPaul Gortmaker 				BR_V)			/* valid */
14691e25769SPaul Gortmaker 
14791e25769SPaul Gortmaker #define CFG_OR0_PRELIM		0xFF806FF7	/* 8 MB flash size */
14891e25769SPaul Gortmaker #define CFG_LBLAWBAR0_PRELIM	CFG_FLASH_BASE	/* window base at flash base */
14991e25769SPaul Gortmaker #define CFG_LBLAWAR0_PRELIM	0x80000016	/* 8 MB window size */
15091e25769SPaul Gortmaker 
15191e25769SPaul Gortmaker #define CFG_MAX_FLASH_BANKS	1		/* number of banks */
15291e25769SPaul Gortmaker #define CFG_MAX_FLASH_SECT	64		/* sectors per device */
15391e25769SPaul Gortmaker 
15491e25769SPaul Gortmaker #undef CFG_FLASH_CHECKSUM
15591e25769SPaul Gortmaker #define CFG_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
15691e25769SPaul Gortmaker #define CFG_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
15791e25769SPaul Gortmaker 
15891e25769SPaul Gortmaker #define CFG_MID_FLASH_JUMP	0x7F000000
15991e25769SPaul Gortmaker #define CFG_MONITOR_BASE	TEXT_BASE	/* start of monitor */
16091e25769SPaul Gortmaker 
16191e25769SPaul Gortmaker #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
16291e25769SPaul Gortmaker #define CFG_RAMBOOT
16391e25769SPaul Gortmaker #else
16491e25769SPaul Gortmaker #undef  CFG_RAMBOOT
16591e25769SPaul Gortmaker #endif
16691e25769SPaul Gortmaker 
16791e25769SPaul Gortmaker #define CONFIG_L1_INIT_RAM
16891e25769SPaul Gortmaker #define CFG_INIT_RAM_LOCK	1
16991e25769SPaul Gortmaker #define CFG_INIT_RAM_ADDR	0xFD000000		/* Initial RAM address */
17091e25769SPaul Gortmaker #define CFG_INIT_RAM_END	0x1000			/* End of used area in RAM*/
17191e25769SPaul Gortmaker 
17291e25769SPaul Gortmaker #define CFG_GBL_DATA_SIZE	0x100			/* num bytes initial data */
17391e25769SPaul Gortmaker #define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
17491e25769SPaul Gortmaker #define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET
17591e25769SPaul Gortmaker 
17691e25769SPaul Gortmaker #define CFG_MONITOR_LEN		(256 * 1024)		/* Reserve 256 kB for Mon */
17791e25769SPaul Gortmaker #define CFG_MALLOC_LEN		(128 * 1024)		/* Reserved for malloc */
17891e25769SPaul Gortmaker 
17991e25769SPaul Gortmaker /*
18091e25769SPaul Gortmaker  * Local Bus LCRR and LBCR regs
18191e25769SPaul Gortmaker  *    LCRR:  DLL bypass, Clock divider is 4
18291e25769SPaul Gortmaker  * External Local Bus rate is
18391e25769SPaul Gortmaker  *    CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
18491e25769SPaul Gortmaker  */
18591e25769SPaul Gortmaker #define CFG_LCRR	(LCRR_DBYP | LCRR_CLKDIV_4)
18691e25769SPaul Gortmaker #define CFG_LBC_LBCR	0x00000000
18791e25769SPaul Gortmaker 
18891e25769SPaul Gortmaker #undef CFG_LB_SDRAM	/* if board has SDRAM on local bus */
18991e25769SPaul Gortmaker 
19091e25769SPaul Gortmaker #ifdef CFG_LB_SDRAM
19191e25769SPaul Gortmaker /* Local bus BR2, OR2 definition for SDRAM if soldered on the board*/
19291e25769SPaul Gortmaker /*
19391e25769SPaul Gortmaker  * Base Register 2 and Option Register 2 configure SDRAM.
19491e25769SPaul Gortmaker  * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
19591e25769SPaul Gortmaker  *
19691e25769SPaul Gortmaker  * For BR2, need:
19791e25769SPaul Gortmaker  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
19891e25769SPaul Gortmaker  *    port-size = 32-bits = BR2[19:20] = 11
19991e25769SPaul Gortmaker  *    no parity checking = BR2[21:22] = 00
20091e25769SPaul Gortmaker  *    SDRAM for MSEL = BR2[24:26] = 011
20191e25769SPaul Gortmaker  *    Valid = BR[31] = 1
20291e25769SPaul Gortmaker  *
20391e25769SPaul Gortmaker  * 0    4    8    12   16   20   24   28
20491e25769SPaul Gortmaker  * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
20591e25769SPaul Gortmaker  *
20691e25769SPaul Gortmaker  * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
20791e25769SPaul Gortmaker  * FIXME: the top 17 bits of BR2.
20891e25769SPaul Gortmaker  */
20991e25769SPaul Gortmaker 
21091e25769SPaul Gortmaker #define CFG_BR2_PRELIM		0xF0001861 /* Port-size=32bit, MSEL=SDRAM */
21191e25769SPaul Gortmaker #define CFG_LBLAWBAR2_PRELIM	0xF0000000
21291e25769SPaul Gortmaker #define CFG_LBLAWAR2_PRELIM	0x80000019 /* 64M */
21391e25769SPaul Gortmaker 
21491e25769SPaul Gortmaker /*
21591e25769SPaul Gortmaker  * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
21691e25769SPaul Gortmaker  *
21791e25769SPaul Gortmaker  * For OR2, need:
21891e25769SPaul Gortmaker  *    64MB mask for AM, OR2[0:7] = 1111 1100
21991e25769SPaul Gortmaker  *                 XAM, OR2[17:18] = 11
22091e25769SPaul Gortmaker  *    9 columns OR2[19-21] = 010
22191e25769SPaul Gortmaker  *    13 rows   OR2[23-25] = 100
22291e25769SPaul Gortmaker  *    EAD set for extra time OR[31] = 1
22391e25769SPaul Gortmaker  *
22491e25769SPaul Gortmaker  * 0    4    8    12   16   20   24   28
22591e25769SPaul Gortmaker  * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
22691e25769SPaul Gortmaker  */
22791e25769SPaul Gortmaker 
22891e25769SPaul Gortmaker #define CFG_OR2_PRELIM	0xFC006901
22991e25769SPaul Gortmaker 
23091e25769SPaul Gortmaker #define CFG_LBC_LSRT	0x32000000    /* LB sdram refresh timer, about 6us */
23191e25769SPaul Gortmaker #define CFG_LBC_MRTPR	0x20000000    /* LB refresh timer prescal, 266MHz/32 */
23291e25769SPaul Gortmaker 
23391e25769SPaul Gortmaker /*
23491e25769SPaul Gortmaker  * LSDMR masks
23591e25769SPaul Gortmaker  */
23691e25769SPaul Gortmaker #define CFG_LBC_LSDMR_RFEN	(1 << (31 -  1))
23791e25769SPaul Gortmaker #define CFG_LBC_LSDMR_BSMA1516	(3 << (31 - 10))
23891e25769SPaul Gortmaker #define CFG_LBC_LSDMR_BSMA1617	(4 << (31 - 10))
23991e25769SPaul Gortmaker #define CFG_LBC_LSDMR_RFCR5	(3 << (31 - 16))
24091e25769SPaul Gortmaker #define CFG_LBC_LSDMR_RFCR8	(5 << (31 - 16))
24191e25769SPaul Gortmaker #define CFG_LBC_LSDMR_RFCR16	(7 << (31 - 16))
24291e25769SPaul Gortmaker #define CFG_LBC_LSDMR_PRETOACT3	(3 << (31 - 19))
24391e25769SPaul Gortmaker #define CFG_LBC_LSDMR_PRETOACT6	(5 << (31 - 19))
24491e25769SPaul Gortmaker #define CFG_LBC_LSDMR_PRETOACT7	(7 << (31 - 19))
24591e25769SPaul Gortmaker #define CFG_LBC_LSDMR_ACTTORW3	(3 << (31 - 22))
24691e25769SPaul Gortmaker #define CFG_LBC_LSDMR_ACTTORW7	(7 << (31 - 22))
24791e25769SPaul Gortmaker #define CFG_LBC_LSDMR_ACTTORW6	(6 << (31 - 22))
24891e25769SPaul Gortmaker #define CFG_LBC_LSDMR_BL8	(1 << (31 - 23))
24991e25769SPaul Gortmaker #define CFG_LBC_LSDMR_WRC2	(2 << (31 - 27))
25091e25769SPaul Gortmaker #define CFG_LBC_LSDMR_WRC3	(3 << (31 - 27))
25191e25769SPaul Gortmaker #define CFG_LBC_LSDMR_WRC4	(0 << (31 - 27))
25291e25769SPaul Gortmaker #define CFG_LBC_LSDMR_BUFCMD	(1 << (31 - 29))
25391e25769SPaul Gortmaker #define CFG_LBC_LSDMR_CL3	(3 << (31 - 31))
25491e25769SPaul Gortmaker 
25591e25769SPaul Gortmaker #define CFG_LBC_LSDMR_OP_NORMAL	(0 << (31 - 4))
25691e25769SPaul Gortmaker #define CFG_LBC_LSDMR_OP_ARFRSH	(1 << (31 - 4))
25791e25769SPaul Gortmaker #define CFG_LBC_LSDMR_OP_SRFRSH	(2 << (31 - 4))
25891e25769SPaul Gortmaker #define CFG_LBC_LSDMR_OP_MRW	(3 << (31 - 4))
25991e25769SPaul Gortmaker #define CFG_LBC_LSDMR_OP_PRECH	(4 << (31 - 4))
26091e25769SPaul Gortmaker #define CFG_LBC_LSDMR_OP_PCHALL	(5 << (31 - 4))
26191e25769SPaul Gortmaker #define CFG_LBC_LSDMR_OP_ACTBNK	(6 << (31 - 4))
26291e25769SPaul Gortmaker #define CFG_LBC_LSDMR_OP_RWINV	(7 << (31 - 4))
26391e25769SPaul Gortmaker 
26491e25769SPaul Gortmaker #define CFG_LBC_LSDMR_COMMON    ( CFG_LBC_LSDMR_RFEN            \
26591e25769SPaul Gortmaker 				| CFG_LBC_LSDMR_BSMA1516	\
26691e25769SPaul Gortmaker 				| CFG_LBC_LSDMR_RFCR8		\
26791e25769SPaul Gortmaker 				| CFG_LBC_LSDMR_PRETOACT6	\
26891e25769SPaul Gortmaker 				| CFG_LBC_LSDMR_ACTTORW3	\
26991e25769SPaul Gortmaker 				| CFG_LBC_LSDMR_BL8		\
27091e25769SPaul Gortmaker 				| CFG_LBC_LSDMR_WRC3		\
27191e25769SPaul Gortmaker 				| CFG_LBC_LSDMR_CL3		\
27291e25769SPaul Gortmaker 				)
27391e25769SPaul Gortmaker 
27491e25769SPaul Gortmaker /*
27591e25769SPaul Gortmaker  * SDRAM Controller configuration sequence.
27691e25769SPaul Gortmaker  */
27791e25769SPaul Gortmaker #define CFG_LBC_LSDMR_1		( CFG_LBC_LSDMR_COMMON \
27891e25769SPaul Gortmaker 				| CFG_LBC_LSDMR_OP_PCHALL)
27991e25769SPaul Gortmaker #define CFG_LBC_LSDMR_2		( CFG_LBC_LSDMR_COMMON \
28091e25769SPaul Gortmaker 				| CFG_LBC_LSDMR_OP_ARFRSH)
28191e25769SPaul Gortmaker #define CFG_LBC_LSDMR_3		( CFG_LBC_LSDMR_COMMON \
28291e25769SPaul Gortmaker 				| CFG_LBC_LSDMR_OP_ARFRSH)
28391e25769SPaul Gortmaker #define CFG_LBC_LSDMR_4		( CFG_LBC_LSDMR_COMMON \
28491e25769SPaul Gortmaker 				| CFG_LBC_LSDMR_OP_MRW)
28591e25769SPaul Gortmaker #define CFG_LBC_LSDMR_5		( CFG_LBC_LSDMR_COMMON \
28691e25769SPaul Gortmaker 				| CFG_LBC_LSDMR_OP_NORMAL)
28791e25769SPaul Gortmaker #endif
28891e25769SPaul Gortmaker 
28991e25769SPaul Gortmaker /*
29091e25769SPaul Gortmaker  * Serial Port
29191e25769SPaul Gortmaker  */
29291e25769SPaul Gortmaker #define CONFIG_CONS_INDEX     1
29391e25769SPaul Gortmaker #undef CONFIG_SERIAL_SOFTWARE_FIFO
29491e25769SPaul Gortmaker #define CFG_NS16550
29591e25769SPaul Gortmaker #define CFG_NS16550_SERIAL
29691e25769SPaul Gortmaker #define CFG_NS16550_REG_SIZE    1
29791e25769SPaul Gortmaker #define CFG_NS16550_CLK		get_bus_freq(0)
29891e25769SPaul Gortmaker 
29991e25769SPaul Gortmaker #define CFG_BAUDRATE_TABLE  \
30091e25769SPaul Gortmaker 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
30191e25769SPaul Gortmaker 
30291e25769SPaul Gortmaker #define CFG_NS16550_COM1        (CFG_IMMR+0x4500)
30391e25769SPaul Gortmaker #define CFG_NS16550_COM2        (CFG_IMMR+0x4600)
30491e25769SPaul Gortmaker 
30522d71a71SKim Phillips #define CONFIG_CMDLINE_EDITING	1	/* add command line history	*/
30691e25769SPaul Gortmaker /* Use the HUSH parser */
30791e25769SPaul Gortmaker #define CFG_HUSH_PARSER
30891e25769SPaul Gortmaker #ifdef  CFG_HUSH_PARSER
30991e25769SPaul Gortmaker #define CFG_PROMPT_HUSH_PS2 "> "
31091e25769SPaul Gortmaker #endif
31191e25769SPaul Gortmaker 
31291e25769SPaul Gortmaker /* pass open firmware flat tree */
313*e496865eSPaul Gortmaker #define CONFIG_OF_LIBFDT	1
31491e25769SPaul Gortmaker #define CONFIG_OF_BOARD_SETUP	1
31591e25769SPaul Gortmaker 
31691e25769SPaul Gortmaker #define OF_CPU			"PowerPC,8349@0"
31791e25769SPaul Gortmaker #define OF_SOC			"soc8349@e0000000"
31891e25769SPaul Gortmaker #define OF_TBCLK		(bd->bi_busfreq / 4)
31991e25769SPaul Gortmaker #define OF_STDOUT_PATH		"/soc8349@e0000000/serial@4500"
32091e25769SPaul Gortmaker 
32191e25769SPaul Gortmaker /* I2C */
32291e25769SPaul Gortmaker #define CONFIG_HARD_I2C			/* I2C with hardware support*/
32391e25769SPaul Gortmaker #undef CONFIG_SOFT_I2C			/* I2C bit-banged */
32491e25769SPaul Gortmaker #define CONFIG_FSL_I2C
32591e25769SPaul Gortmaker #define CONFIG_I2C_CMD_TREE
32691e25769SPaul Gortmaker #define CFG_I2C_SPEED		400000	/* I2C speed and slave address */
32791e25769SPaul Gortmaker #define CFG_I2C_SLAVE		0x7F
328cdd917a4SWolfgang Denk #define CFG_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */
32991e25769SPaul Gortmaker #define CFG_I2C1_OFFSET		0x3000
33091e25769SPaul Gortmaker #define CFG_I2C2_OFFSET		0x3100
33191e25769SPaul Gortmaker #define CFG_I2C_OFFSET		CFG_I2C2_OFFSET
33291e25769SPaul Gortmaker /* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SPD_BUS_NUM... */
33391e25769SPaul Gortmaker 
33491e25769SPaul Gortmaker /* TSEC */
33591e25769SPaul Gortmaker #define CFG_TSEC1_OFFSET 0x24000
33691e25769SPaul Gortmaker #define CFG_TSEC1 (CFG_IMMR+CFG_TSEC1_OFFSET)
33791e25769SPaul Gortmaker #define CFG_TSEC2_OFFSET 0x25000
33891e25769SPaul Gortmaker #define CFG_TSEC2 (CFG_IMMR+CFG_TSEC2_OFFSET)
33991e25769SPaul Gortmaker 
34091e25769SPaul Gortmaker /*
34191e25769SPaul Gortmaker  * General PCI
34291e25769SPaul Gortmaker  * Addresses are mapped 1-1.
34391e25769SPaul Gortmaker  */
34491e25769SPaul Gortmaker #define CFG_PCI1_MEM_BASE	0x80000000
34591e25769SPaul Gortmaker #define CFG_PCI1_MEM_PHYS	CFG_PCI1_MEM_BASE
34691e25769SPaul Gortmaker #define CFG_PCI1_MEM_SIZE	0x10000000	/* 256M */
34791e25769SPaul Gortmaker #define CFG_PCI1_MMIO_BASE	0x90000000
34891e25769SPaul Gortmaker #define CFG_PCI1_MMIO_PHYS	CFG_PCI1_MMIO_BASE
34991e25769SPaul Gortmaker #define CFG_PCI1_MMIO_SIZE	0x10000000	/* 256M */
35091e25769SPaul Gortmaker #define CFG_PCI1_IO_BASE	0x00000000
35191e25769SPaul Gortmaker #define CFG_PCI1_IO_PHYS	0xE2000000
35291e25769SPaul Gortmaker #define CFG_PCI1_IO_SIZE	0x00100000	/* 1M */
35391e25769SPaul Gortmaker 
35491e25769SPaul Gortmaker #define CFG_PCI2_MEM_BASE	0xA0000000
35591e25769SPaul Gortmaker #define CFG_PCI2_MEM_PHYS	CFG_PCI2_MEM_BASE
35691e25769SPaul Gortmaker #define CFG_PCI2_MEM_SIZE	0x10000000	/* 256M */
35791e25769SPaul Gortmaker #define CFG_PCI2_MMIO_BASE	0xB0000000
35891e25769SPaul Gortmaker #define CFG_PCI2_MMIO_PHYS	CFG_PCI2_MMIO_BASE
35991e25769SPaul Gortmaker #define CFG_PCI2_MMIO_SIZE	0x10000000	/* 256M */
36091e25769SPaul Gortmaker #define CFG_PCI2_IO_BASE	0x00000000
36191e25769SPaul Gortmaker #define CFG_PCI2_IO_PHYS	0xE2100000
36291e25769SPaul Gortmaker #define CFG_PCI2_IO_SIZE	0x00100000	/* 1M */
36391e25769SPaul Gortmaker 
36491e25769SPaul Gortmaker #if defined(CONFIG_PCI)
36591e25769SPaul Gortmaker 
36691e25769SPaul Gortmaker #define PCI_64BIT
36791e25769SPaul Gortmaker #define PCI_ONE_PCI1
36891e25769SPaul Gortmaker #if defined(PCI_64BIT)
36991e25769SPaul Gortmaker #undef PCI_ALL_PCI1
37091e25769SPaul Gortmaker #undef PCI_TWO_PCI1
37191e25769SPaul Gortmaker #undef PCI_ONE_PCI1
37291e25769SPaul Gortmaker #endif
37391e25769SPaul Gortmaker 
37491e25769SPaul Gortmaker #define CONFIG_NET_MULTI
37591e25769SPaul Gortmaker #define CONFIG_PCI_PNP		/* do pci plug-and-play */
37691e25769SPaul Gortmaker 
37791e25769SPaul Gortmaker #undef CONFIG_EEPRO100
37891e25769SPaul Gortmaker #undef CONFIG_TULIP
37991e25769SPaul Gortmaker 
38091e25769SPaul Gortmaker #if !defined(CONFIG_PCI_PNP)
38191e25769SPaul Gortmaker 	#define PCI_ENET0_IOADDR	0xFIXME
38291e25769SPaul Gortmaker 	#define PCI_ENET0_MEMADDR	0xFIXME
38391e25769SPaul Gortmaker 	#define PCI_IDSEL_NUMBER	0xFIXME
38491e25769SPaul Gortmaker #endif
38591e25769SPaul Gortmaker 
38691e25769SPaul Gortmaker #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
38791e25769SPaul Gortmaker #define CFG_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
38891e25769SPaul Gortmaker 
38991e25769SPaul Gortmaker #endif	/* CONFIG_PCI */
39091e25769SPaul Gortmaker 
39191e25769SPaul Gortmaker /*
39291e25769SPaul Gortmaker  * TSEC configuration
39391e25769SPaul Gortmaker  */
39491e25769SPaul Gortmaker #define CONFIG_TSEC_ENET		/* TSEC ethernet support */
39591e25769SPaul Gortmaker 
39691e25769SPaul Gortmaker #if defined(CONFIG_TSEC_ENET)
39791e25769SPaul Gortmaker #ifndef CONFIG_NET_MULTI
39891e25769SPaul Gortmaker #define CONFIG_NET_MULTI	1
39991e25769SPaul Gortmaker #endif
40091e25769SPaul Gortmaker 
401255a3577SKim Phillips #define CONFIG_TSEC1	1
402255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"TSEC0"
403255a3577SKim Phillips #define CONFIG_TSEC2	1
404255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"TSEC1"
40591e25769SPaul Gortmaker #define CONFIG_PHY_BCM5421S	1
40691e25769SPaul Gortmaker #define TSEC1_PHY_ADDR		0x19
40791e25769SPaul Gortmaker #define TSEC2_PHY_ADDR		0x1a
40891e25769SPaul Gortmaker #define TSEC1_PHYIDX		0
40991e25769SPaul Gortmaker #define TSEC2_PHYIDX		0
4103a79013eSAndy Fleming #define TSEC1_FLAGS		TSEC_GIGABIT
4113a79013eSAndy Fleming #define TSEC2_FLAGS		TSEC_GIGABIT
41291e25769SPaul Gortmaker 
41391e25769SPaul Gortmaker /* Options are: TSEC[0-1] */
41491e25769SPaul Gortmaker #define CONFIG_ETHPRIME		"TSEC0"
41591e25769SPaul Gortmaker 
41691e25769SPaul Gortmaker #endif	/* CONFIG_TSEC_ENET */
41791e25769SPaul Gortmaker 
41891e25769SPaul Gortmaker /*
41991e25769SPaul Gortmaker  * Environment
42091e25769SPaul Gortmaker  */
42191e25769SPaul Gortmaker #ifndef CFG_RAMBOOT
42291e25769SPaul Gortmaker 	#define CFG_ENV_IS_IN_FLASH	1
42391e25769SPaul Gortmaker 	#define CFG_ENV_ADDR		(CFG_MONITOR_BASE + 0x40000)
42491e25769SPaul Gortmaker 	#define CFG_ENV_SECT_SIZE	0x20000	/* 128K(one sector) for env */
42591e25769SPaul Gortmaker 	#define CFG_ENV_SIZE		0x2000
42691e25769SPaul Gortmaker 
42791e25769SPaul Gortmaker /* Address and size of Redundant Environment Sector	*/
42891e25769SPaul Gortmaker #define CFG_ENV_ADDR_REDUND	(CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
42991e25769SPaul Gortmaker #define CFG_ENV_SIZE_REDUND	(CFG_ENV_SIZE)
43091e25769SPaul Gortmaker 
43191e25769SPaul Gortmaker #else
43291e25769SPaul Gortmaker 	#define CFG_NO_FLASH		1	/* Flash is not usable now */
43391e25769SPaul Gortmaker 	#define CFG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
43491e25769SPaul Gortmaker 	#define CFG_ENV_ADDR		(CFG_MONITOR_BASE - 0x1000)
43591e25769SPaul Gortmaker 	#define CFG_ENV_SIZE		0x2000
43691e25769SPaul Gortmaker #endif
43791e25769SPaul Gortmaker 
43891e25769SPaul Gortmaker #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
43991e25769SPaul Gortmaker #define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
44091e25769SPaul Gortmaker 
441866e3089SJon Loeliger 
442866e3089SJon Loeliger /*
443079a136cSJon Loeliger  * BOOTP options
444079a136cSJon Loeliger  */
445079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
446079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTPATH
447079a136cSJon Loeliger #define CONFIG_BOOTP_GATEWAY
448079a136cSJon Loeliger #define CONFIG_BOOTP_HOSTNAME
449079a136cSJon Loeliger 
450079a136cSJon Loeliger 
451079a136cSJon Loeliger /*
452866e3089SJon Loeliger  * Command line configuration.
453866e3089SJon Loeliger  */
454866e3089SJon Loeliger #include <config_cmd_default.h>
455866e3089SJon Loeliger 
456866e3089SJon Loeliger #define CONFIG_CMD_I2C
457866e3089SJon Loeliger #define CONFIG_CMD_MII
458866e3089SJon Loeliger #define CONFIG_CMD_PING
459866e3089SJon Loeliger 
46091e25769SPaul Gortmaker #if defined(CONFIG_PCI)
461*e496865eSPaul Gortmaker     #define CONFIG_CMD_PCI
46291e25769SPaul Gortmaker #endif
46391e25769SPaul Gortmaker 
464866e3089SJon Loeliger #if defined(CFG_RAMBOOT)
465866e3089SJon Loeliger     #undef CONFIG_CMD_ENV
466866e3089SJon Loeliger     #undef CONFIG_CMD_LOADS
467866e3089SJon Loeliger #endif
468866e3089SJon Loeliger 
46991e25769SPaul Gortmaker 
47091e25769SPaul Gortmaker #undef CONFIG_WATCHDOG			/* watchdog disabled */
47191e25769SPaul Gortmaker 
47291e25769SPaul Gortmaker /*
47391e25769SPaul Gortmaker  * Miscellaneous configurable options
47491e25769SPaul Gortmaker  */
47591e25769SPaul Gortmaker #define CFG_LONGHELP			/* undef to save memory */
47691e25769SPaul Gortmaker #define CFG_LOAD_ADDR	0x2000000	/* default load address */
47791e25769SPaul Gortmaker #define CFG_PROMPT	"=> "		/* Monitor Command Prompt */
47891e25769SPaul Gortmaker 
479866e3089SJon Loeliger #if defined(CONFIG_CMD_KGDB)
48091e25769SPaul Gortmaker 	#define CFG_CBSIZE	1024		/* Console I/O Buffer Size */
48191e25769SPaul Gortmaker #else
48291e25769SPaul Gortmaker 	#define CFG_CBSIZE	256		/* Console I/O Buffer Size */
48391e25769SPaul Gortmaker #endif
48491e25769SPaul Gortmaker 
48591e25769SPaul Gortmaker #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
48691e25769SPaul Gortmaker #define CFG_MAXARGS	16		/* max number of command args */
48791e25769SPaul Gortmaker #define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size */
48891e25769SPaul Gortmaker #define CFG_HZ		1000		/* decrementer freq: 1ms ticks */
48991e25769SPaul Gortmaker 
49091e25769SPaul Gortmaker /*
49191e25769SPaul Gortmaker  * For booting Linux, the board info and command line data
49291e25769SPaul Gortmaker  * have to be in the first 8 MB of memory, since this is
49391e25769SPaul Gortmaker  * the maximum mapped by the Linux kernel during initialization.
49491e25769SPaul Gortmaker  */
49591e25769SPaul Gortmaker #define CFG_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
49691e25769SPaul Gortmaker 
49791e25769SPaul Gortmaker /* Cache Configuration */
49891e25769SPaul Gortmaker #define CFG_DCACHE_SIZE		32768
49991e25769SPaul Gortmaker #define CFG_CACHELINE_SIZE	32
500866e3089SJon Loeliger #if defined(CONFIG_CMD_KGDB)
50191e25769SPaul Gortmaker #define CFG_CACHELINE_SHIFT	5	/*log base 2 of the above value*/
50291e25769SPaul Gortmaker #endif
50391e25769SPaul Gortmaker 
50491e25769SPaul Gortmaker #define CFG_RCWH_PCIHOST 0x80000000 /* PCIHOST  */
50591e25769SPaul Gortmaker 
50691e25769SPaul Gortmaker #if 1 /*528/264*/
50791e25769SPaul Gortmaker #define CFG_HRCW_LOW (\
50891e25769SPaul Gortmaker 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
50991e25769SPaul Gortmaker 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
51091e25769SPaul Gortmaker 	HRCWL_CSB_TO_CLKIN |\
51191e25769SPaul Gortmaker 	HRCWL_VCO_1X2 |\
51291e25769SPaul Gortmaker 	HRCWL_CORE_TO_CSB_2X1)
51391e25769SPaul Gortmaker #elif 0 /*396/132*/
51491e25769SPaul Gortmaker #define CFG_HRCW_LOW (\
51591e25769SPaul Gortmaker 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
51691e25769SPaul Gortmaker 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
51791e25769SPaul Gortmaker 	HRCWL_CSB_TO_CLKIN |\
51891e25769SPaul Gortmaker 	HRCWL_VCO_1X4 |\
51991e25769SPaul Gortmaker 	HRCWL_CORE_TO_CSB_3X1)
52091e25769SPaul Gortmaker #elif 0 /*264/132*/
52191e25769SPaul Gortmaker #define CFG_HRCW_LOW (\
52291e25769SPaul Gortmaker 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
52391e25769SPaul Gortmaker 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
52491e25769SPaul Gortmaker 	HRCWL_CSB_TO_CLKIN |\
52591e25769SPaul Gortmaker 	HRCWL_VCO_1X4 |\
52691e25769SPaul Gortmaker 	HRCWL_CORE_TO_CSB_2X1)
52791e25769SPaul Gortmaker #elif 0 /*132/132*/
52891e25769SPaul Gortmaker #define CFG_HRCW_LOW (\
52991e25769SPaul Gortmaker 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
53091e25769SPaul Gortmaker 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
53191e25769SPaul Gortmaker 	HRCWL_CSB_TO_CLKIN |\
53291e25769SPaul Gortmaker 	HRCWL_VCO_1X4 |\
53391e25769SPaul Gortmaker 	HRCWL_CORE_TO_CSB_1X1)
53491e25769SPaul Gortmaker #elif 0 /*264/264 */
53591e25769SPaul Gortmaker #define CFG_HRCW_LOW (\
53691e25769SPaul Gortmaker 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
53791e25769SPaul Gortmaker 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
53891e25769SPaul Gortmaker 	HRCWL_CSB_TO_CLKIN |\
53991e25769SPaul Gortmaker 	HRCWL_VCO_1X4 |\
54091e25769SPaul Gortmaker 	HRCWL_CORE_TO_CSB_1X1)
54191e25769SPaul Gortmaker #endif
54291e25769SPaul Gortmaker 
54391e25769SPaul Gortmaker #if defined(PCI_64BIT)
54491e25769SPaul Gortmaker #define CFG_HRCW_HIGH (\
54591e25769SPaul Gortmaker 	HRCWH_PCI_HOST |\
54691e25769SPaul Gortmaker 	HRCWH_64_BIT_PCI |\
54791e25769SPaul Gortmaker 	HRCWH_PCI1_ARBITER_ENABLE |\
54891e25769SPaul Gortmaker 	HRCWH_PCI2_ARBITER_DISABLE |\
54991e25769SPaul Gortmaker 	HRCWH_CORE_ENABLE |\
55091e25769SPaul Gortmaker 	HRCWH_FROM_0X00000100 |\
55191e25769SPaul Gortmaker 	HRCWH_BOOTSEQ_DISABLE |\
55291e25769SPaul Gortmaker 	HRCWH_SW_WATCHDOG_DISABLE |\
55391e25769SPaul Gortmaker 	HRCWH_ROM_LOC_LOCAL_16BIT |\
55491e25769SPaul Gortmaker 	HRCWH_TSEC1M_IN_GMII |\
55591e25769SPaul Gortmaker 	HRCWH_TSEC2M_IN_GMII )
55691e25769SPaul Gortmaker #else
55791e25769SPaul Gortmaker #define CFG_HRCW_HIGH (\
55891e25769SPaul Gortmaker 	HRCWH_PCI_HOST |\
55991e25769SPaul Gortmaker 	HRCWH_32_BIT_PCI |\
56091e25769SPaul Gortmaker 	HRCWH_PCI1_ARBITER_ENABLE |\
56191e25769SPaul Gortmaker 	HRCWH_PCI2_ARBITER_ENABLE |\
56291e25769SPaul Gortmaker 	HRCWH_CORE_ENABLE |\
56391e25769SPaul Gortmaker 	HRCWH_FROM_0X00000100 |\
56491e25769SPaul Gortmaker 	HRCWH_BOOTSEQ_DISABLE |\
56591e25769SPaul Gortmaker 	HRCWH_SW_WATCHDOG_DISABLE |\
56691e25769SPaul Gortmaker 	HRCWH_ROM_LOC_LOCAL_16BIT |\
56791e25769SPaul Gortmaker 	HRCWH_TSEC1M_IN_GMII |\
56891e25769SPaul Gortmaker 	HRCWH_TSEC2M_IN_GMII )
56991e25769SPaul Gortmaker #endif
57091e25769SPaul Gortmaker 
57191e25769SPaul Gortmaker /* System IO Config */
57291e25769SPaul Gortmaker #define CFG_SICRH SICRH_TSOBI1
57391e25769SPaul Gortmaker #define CFG_SICRL SICRL_LDP_A
57491e25769SPaul Gortmaker 
57591e25769SPaul Gortmaker #define CFG_HID0_INIT	0x000000000
57691e25769SPaul Gortmaker #define CFG_HID0_FINAL	HID0_ENABLE_MACHINE_CHECK
57791e25769SPaul Gortmaker 
57891e25769SPaul Gortmaker /* #define CFG_HID0_FINAL		(\
57991e25769SPaul Gortmaker 	HID0_ENABLE_INSTRUCTION_CACHE |\
58091e25769SPaul Gortmaker 	HID0_ENABLE_M_BIT |\
58191e25769SPaul Gortmaker 	HID0_ENABLE_ADDRESS_BROADCAST ) */
58291e25769SPaul Gortmaker 
58391e25769SPaul Gortmaker 
58491e25769SPaul Gortmaker #define CFG_HID2 HID2_HBE
58591e25769SPaul Gortmaker 
58691e25769SPaul Gortmaker /* DDR @ 0x00000000 */
58791e25769SPaul Gortmaker #define CFG_IBAT0L	(CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
58891e25769SPaul Gortmaker #define CFG_IBAT0U	(CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
58991e25769SPaul Gortmaker 
59091e25769SPaul Gortmaker /* PCI @ 0x80000000 */
59191e25769SPaul Gortmaker #ifdef CONFIG_PCI
59291e25769SPaul Gortmaker #define CFG_IBAT1L	(CFG_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
59391e25769SPaul Gortmaker #define CFG_IBAT1U	(CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
59491e25769SPaul Gortmaker #define CFG_IBAT2L	(CFG_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
59591e25769SPaul Gortmaker #define CFG_IBAT2U	(CFG_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
59691e25769SPaul Gortmaker #else
59791e25769SPaul Gortmaker #define CFG_IBAT1L	(0)
59891e25769SPaul Gortmaker #define CFG_IBAT1U	(0)
59991e25769SPaul Gortmaker #define CFG_IBAT2L	(0)
60091e25769SPaul Gortmaker #define CFG_IBAT2U	(0)
60191e25769SPaul Gortmaker #endif
60291e25769SPaul Gortmaker 
60391e25769SPaul Gortmaker #ifdef CONFIG_MPC83XX_PCI2
60491e25769SPaul Gortmaker #define CFG_IBAT3L	(CFG_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
60591e25769SPaul Gortmaker #define CFG_IBAT3U	(CFG_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
60691e25769SPaul Gortmaker #define CFG_IBAT4L	(CFG_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
60791e25769SPaul Gortmaker #define CFG_IBAT4U	(CFG_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
60891e25769SPaul Gortmaker #else
60991e25769SPaul Gortmaker #define CFG_IBAT3L	(0)
61091e25769SPaul Gortmaker #define CFG_IBAT3U	(0)
61191e25769SPaul Gortmaker #define CFG_IBAT4L	(0)
61291e25769SPaul Gortmaker #define CFG_IBAT4U	(0)
61391e25769SPaul Gortmaker #endif
61491e25769SPaul Gortmaker 
61591e25769SPaul Gortmaker /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
61691e25769SPaul Gortmaker #define CFG_IBAT5L	(CFG_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
61791e25769SPaul Gortmaker #define CFG_IBAT5U	(CFG_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
61891e25769SPaul Gortmaker 
61991e25769SPaul Gortmaker /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
62091e25769SPaul Gortmaker #define CFG_IBAT6L	(0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
62191e25769SPaul Gortmaker #define CFG_IBAT6U	(0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
62291e25769SPaul Gortmaker 
62391e25769SPaul Gortmaker #define CFG_IBAT7L	(0)
62491e25769SPaul Gortmaker #define CFG_IBAT7U	(0)
62591e25769SPaul Gortmaker 
62691e25769SPaul Gortmaker #define CFG_DBAT0L	CFG_IBAT0L
62791e25769SPaul Gortmaker #define CFG_DBAT0U	CFG_IBAT0U
62891e25769SPaul Gortmaker #define CFG_DBAT1L	CFG_IBAT1L
62991e25769SPaul Gortmaker #define CFG_DBAT1U	CFG_IBAT1U
63091e25769SPaul Gortmaker #define CFG_DBAT2L	CFG_IBAT2L
63191e25769SPaul Gortmaker #define CFG_DBAT2U	CFG_IBAT2U
63291e25769SPaul Gortmaker #define CFG_DBAT3L	CFG_IBAT3L
63391e25769SPaul Gortmaker #define CFG_DBAT3U	CFG_IBAT3U
63491e25769SPaul Gortmaker #define CFG_DBAT4L	CFG_IBAT4L
63591e25769SPaul Gortmaker #define CFG_DBAT4U	CFG_IBAT4U
63691e25769SPaul Gortmaker #define CFG_DBAT5L	CFG_IBAT5L
63791e25769SPaul Gortmaker #define CFG_DBAT5U	CFG_IBAT5U
63891e25769SPaul Gortmaker #define CFG_DBAT6L	CFG_IBAT6L
63991e25769SPaul Gortmaker #define CFG_DBAT6U	CFG_IBAT6U
64091e25769SPaul Gortmaker #define CFG_DBAT7L	CFG_IBAT7L
64191e25769SPaul Gortmaker #define CFG_DBAT7U	CFG_IBAT7U
64291e25769SPaul Gortmaker 
64391e25769SPaul Gortmaker /*
64491e25769SPaul Gortmaker  * Internal Definitions
64591e25769SPaul Gortmaker  *
64691e25769SPaul Gortmaker  * Boot Flags
64791e25769SPaul Gortmaker  */
64891e25769SPaul Gortmaker #define BOOTFLAG_COLD	0x01	/* Normal Power-On: Boot from FLASH */
64991e25769SPaul Gortmaker #define BOOTFLAG_WARM	0x02	/* Software reboot */
65091e25769SPaul Gortmaker 
651866e3089SJon Loeliger #if defined(CONFIG_CMD_KGDB)
65291e25769SPaul Gortmaker #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
65391e25769SPaul Gortmaker #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
65491e25769SPaul Gortmaker #endif
65591e25769SPaul Gortmaker 
65691e25769SPaul Gortmaker /*
65791e25769SPaul Gortmaker  * Environment Configuration
65891e25769SPaul Gortmaker  */
65991e25769SPaul Gortmaker #define CONFIG_ENV_OVERWRITE
66091e25769SPaul Gortmaker 
66191e25769SPaul Gortmaker #if defined(CONFIG_TSEC_ENET)
66210327dc5SAndy Fleming #define CONFIG_HAS_ETH0
66391e25769SPaul Gortmaker #define CONFIG_ETHADDR		00:a0:1e:a0:13:8d
66491e25769SPaul Gortmaker #define CONFIG_HAS_ETH1
66591e25769SPaul Gortmaker #define CONFIG_ETH1ADDR		00:a0:1e:a0:13:8e
66691e25769SPaul Gortmaker #endif
66791e25769SPaul Gortmaker 
66891e25769SPaul Gortmaker #define CONFIG_IPADDR		192.168.1.234
66991e25769SPaul Gortmaker 
67091e25769SPaul Gortmaker #define CONFIG_HOSTNAME		SBC8349
67191e25769SPaul Gortmaker #define CONFIG_ROOTPATH		/tftpboot/rootfs
67291e25769SPaul Gortmaker #define CONFIG_BOOTFILE		uImage
67391e25769SPaul Gortmaker 
67491e25769SPaul Gortmaker #define CONFIG_SERVERIP		192.168.1.1
67591e25769SPaul Gortmaker #define CONFIG_GATEWAYIP	192.168.1.1
67691e25769SPaul Gortmaker #define CONFIG_NETMASK		255.255.255.0
67791e25769SPaul Gortmaker 
67891e25769SPaul Gortmaker #define CONFIG_LOADADDR		200000	/* default location for tftp and bootm */
67991e25769SPaul Gortmaker 
68091e25769SPaul Gortmaker #define CONFIG_BOOTDELAY	6	/* -1 disables auto-boot */
68191e25769SPaul Gortmaker #undef  CONFIG_BOOTARGS			/* the boot command will set bootargs */
68291e25769SPaul Gortmaker 
68391e25769SPaul Gortmaker #define CONFIG_BAUDRATE	 115200
68491e25769SPaul Gortmaker 
68591e25769SPaul Gortmaker #define	CONFIG_EXTRA_ENV_SETTINGS					\
68691e25769SPaul Gortmaker 	"netdev=eth0\0"							\
68791e25769SPaul Gortmaker 	"hostname=sbc8349\0"					\
68891e25769SPaul Gortmaker 	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
68991e25769SPaul Gortmaker 		"nfsroot=${serverip}:${rootpath}\0"			\
69091e25769SPaul Gortmaker 	"ramargs=setenv bootargs root=/dev/ram rw\0"			\
69191e25769SPaul Gortmaker 	"addip=setenv bootargs ${bootargs} "				\
69291e25769SPaul Gortmaker 		"ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"	\
69391e25769SPaul Gortmaker 		":${hostname}:${netdev}:off panic=1\0"			\
69491e25769SPaul Gortmaker 	"addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
69591e25769SPaul Gortmaker 	"flash_nfs=run nfsargs addip addtty;"				\
69691e25769SPaul Gortmaker 		"bootm ${kernel_addr}\0"				\
69791e25769SPaul Gortmaker 	"flash_self=run ramargs addip addtty;"				\
69891e25769SPaul Gortmaker 		"bootm ${kernel_addr} ${ramdisk_addr}\0"		\
69991e25769SPaul Gortmaker 	"net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;"	\
70091e25769SPaul Gortmaker 		"bootm\0"						\
70191e25769SPaul Gortmaker 	"load=tftp 100000 /tftpboot/sbc8349/u-boot.bin\0"		\
70291e25769SPaul Gortmaker 	"update=protect off fff00000 fff3ffff; "			\
70391e25769SPaul Gortmaker 		"era fff00000 fff3ffff; cp.b 100000 fff00000 ${filesize}\0"	\
70491e25769SPaul Gortmaker 	"upd=run load;run update\0"					\
70591e25769SPaul Gortmaker 	"fdtaddr=400000\0"						\
70691e25769SPaul Gortmaker 	"fdtfile=sbc8349.dtb\0"					\
70791e25769SPaul Gortmaker 	""
70891e25769SPaul Gortmaker 
70991e25769SPaul Gortmaker #define CONFIG_NFSBOOTCOMMAND	                                        \
71091e25769SPaul Gortmaker    "setenv bootargs root=/dev/nfs rw "                                  \
71191e25769SPaul Gortmaker       "nfsroot=$serverip:$rootpath "                                    \
71291e25769SPaul Gortmaker       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
71391e25769SPaul Gortmaker       "console=$consoledev,$baudrate $othbootargs;"                     \
71491e25769SPaul Gortmaker    "tftp $loadaddr $bootfile;"                                          \
71591e25769SPaul Gortmaker    "tftp $fdtaddr $fdtfile;"						\
71691e25769SPaul Gortmaker    "bootm $loadaddr - $fdtaddr"
71791e25769SPaul Gortmaker 
71891e25769SPaul Gortmaker #define CONFIG_RAMBOOTCOMMAND						\
71991e25769SPaul Gortmaker    "setenv bootargs root=/dev/ram rw "                                  \
72091e25769SPaul Gortmaker       "console=$consoledev,$baudrate $othbootargs;"                     \
72191e25769SPaul Gortmaker    "tftp $ramdiskaddr $ramdiskfile;"                                    \
72291e25769SPaul Gortmaker    "tftp $loadaddr $bootfile;"                                          \
72391e25769SPaul Gortmaker    "tftp $fdtaddr $fdtfile;"						\
72491e25769SPaul Gortmaker    "bootm $loadaddr $ramdiskaddr $fdtaddr"
72591e25769SPaul Gortmaker 
72691e25769SPaul Gortmaker #define CONFIG_BOOTCOMMAND	"run flash_self"
72791e25769SPaul Gortmaker 
72891e25769SPaul Gortmaker #endif	/* __CONFIG_H */
729