xref: /rk3399_rockchip-uboot/include/configs/sbc8349.h (revision c8a90646adb1c7ca82e856c603ec964b32759d98)
191e25769SPaul Gortmaker /*
291e25769SPaul Gortmaker  * WindRiver SBC8349 U-Boot configuration file.
391e25769SPaul Gortmaker  * Copyright (c) 2006, 2007 Wind River Systems, Inc.
491e25769SPaul Gortmaker  *
591e25769SPaul Gortmaker  * Paul Gortmaker <paul.gortmaker@windriver.com>
691e25769SPaul Gortmaker  * Based on the MPC8349EMDS config.
791e25769SPaul Gortmaker  *
891e25769SPaul Gortmaker  * See file CREDITS for list of people who contributed to this
991e25769SPaul Gortmaker  * project.
1091e25769SPaul Gortmaker  *
1191e25769SPaul Gortmaker  * This program is free software; you can redistribute it and/or
1291e25769SPaul Gortmaker  * modify it under the terms of the GNU General Public License as
1391e25769SPaul Gortmaker  * published by the Free Software Foundation; either version 2 of
1491e25769SPaul Gortmaker  * the License, or (at your option) any later version.
1591e25769SPaul Gortmaker  *
1691e25769SPaul Gortmaker  * This program is distributed in the hope that it will be useful,
1791e25769SPaul Gortmaker  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1891e25769SPaul Gortmaker  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
1991e25769SPaul Gortmaker  * GNU General Public License for more details.
2091e25769SPaul Gortmaker  *
2191e25769SPaul Gortmaker  * You should have received a copy of the GNU General Public License
2291e25769SPaul Gortmaker  * along with this program; if not, write to the Free Software
2391e25769SPaul Gortmaker  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2491e25769SPaul Gortmaker  * MA 02111-1307 USA
2591e25769SPaul Gortmaker  */
2691e25769SPaul Gortmaker 
2791e25769SPaul Gortmaker /*
2891e25769SPaul Gortmaker  * sbc8349 board configuration file.
2991e25769SPaul Gortmaker  */
3091e25769SPaul Gortmaker 
3191e25769SPaul Gortmaker #ifndef __CONFIG_H
3291e25769SPaul Gortmaker #define __CONFIG_H
3391e25769SPaul Gortmaker 
3491e25769SPaul Gortmaker /*
3591e25769SPaul Gortmaker  * High Level Configuration Options
3691e25769SPaul Gortmaker  */
3791e25769SPaul Gortmaker #define CONFIG_E300		1	/* E300 Family */
380f898604SPeter Tyser #define CONFIG_MPC83xx		1	/* MPC83xx family */
392c7920afSPeter Tyser #define CONFIG_MPC834x		1	/* MPC834x family */
4091e25769SPaul Gortmaker #define CONFIG_MPC8349		1	/* MPC8349 specific */
4191e25769SPaul Gortmaker #define CONFIG_SBC8349		1	/* WRS SBC8349 board specific */
4291e25769SPaul Gortmaker 
432ae18241SWolfgang Denk #define	CONFIG_SYS_TEXT_BASE	0xFF800000
442ae18241SWolfgang Denk 
4591e25769SPaul Gortmaker /* Don't enable PCI2 on sbc834x - it doesn't exist physically. */
4691e25769SPaul Gortmaker #undef CONFIG_MPC83XX_PCI2		/* support for 2nd PCI controller */
4791e25769SPaul Gortmaker 
48c0d660fbSPaul Gortmaker /*
49c0d660fbSPaul Gortmaker  * The default if PCI isn't enabled, or if no PCI clk setting is given
50c0d660fbSPaul Gortmaker  * is 66MHz; this is what the board defaults to when the PCI slot is
51c0d660fbSPaul Gortmaker  * physically empty.  The board will automatically (i.e w/o jumpers)
52c0d660fbSPaul Gortmaker  * clock down to 33MHz if you insert a 33MHz PCI card.
53c0d660fbSPaul Gortmaker  */
542ae18241SWolfgang Denk #ifdef CONFIG_PCI_33M
5591e25769SPaul Gortmaker #define CONFIG_83XX_CLKIN	33000000	/* in Hz */
56c0d660fbSPaul Gortmaker #else	/* 66M */
57c0d660fbSPaul Gortmaker #define CONFIG_83XX_CLKIN	66000000	/* in Hz */
5891e25769SPaul Gortmaker #endif
5991e25769SPaul Gortmaker 
6091e25769SPaul Gortmaker #ifndef CONFIG_SYS_CLK_FREQ
612ae18241SWolfgang Denk #ifdef CONFIG_PCI_33M
6291e25769SPaul Gortmaker #define CONFIG_SYS_CLK_FREQ	33000000
6391e25769SPaul Gortmaker #define HRCWL_CSB_TO_CLKIN	HRCWL_CSB_TO_CLKIN_8X1
64c0d660fbSPaul Gortmaker #else	/* 66M */
65c0d660fbSPaul Gortmaker #define CONFIG_SYS_CLK_FREQ	66000000
66c0d660fbSPaul Gortmaker #define HRCWL_CSB_TO_CLKIN	HRCWL_CSB_TO_CLKIN_4X1
6791e25769SPaul Gortmaker #endif
6891e25769SPaul Gortmaker #endif
6991e25769SPaul Gortmaker 
7091e25769SPaul Gortmaker #undef CONFIG_BOARD_EARLY_INIT_F		/* call board_pre_init */
7191e25769SPaul Gortmaker 
726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		0xE0000000
7391e25769SPaul Gortmaker 
746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST		/* memory test, takes time */
756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00000000	/* memtest region */
766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00100000
7791e25769SPaul Gortmaker 
7891e25769SPaul Gortmaker /*
7991e25769SPaul Gortmaker  * DDR Setup
8091e25769SPaul Gortmaker  */
8191e25769SPaul Gortmaker #undef CONFIG_DDR_ECC			/* only for ECC DDR module */
8291e25769SPaul Gortmaker #undef CONFIG_DDR_ECC_CMD		/* use DDR ECC user commands */
8391e25769SPaul Gortmaker #define CONFIG_SPD_EEPROM		/* use SPD EEPROM for DDR setup*/
846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_83XX_DDR_USES_CS0	/* WRS; Fsl board uses CS2/CS3 */
8591e25769SPaul Gortmaker 
8691e25769SPaul Gortmaker /*
8791e25769SPaul Gortmaker  * 32-bit data path mode.
8891e25769SPaul Gortmaker  *
8991e25769SPaul Gortmaker  * Please note that using this mode for devices with the real density of 64-bit
9091e25769SPaul Gortmaker  * effectively reduces the amount of available memory due to the effect of
9191e25769SPaul Gortmaker  * wrapping around while translating address to row/columns, for example in the
9291e25769SPaul Gortmaker  * 256MB module the upper 128MB get aliased with contents of the lower
9391e25769SPaul Gortmaker  * 128MB); normally this define should be used for devices with real 32-bit
9491e25769SPaul Gortmaker  * data path.
9591e25769SPaul Gortmaker  */
9691e25769SPaul Gortmaker #undef CONFIG_DDR_32BIT
9791e25769SPaul Gortmaker 
986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE		0x00000000 /* DDR is system memory*/
996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	(DDR_SDRAM_CLK_CNTL_SS_EN | \
10291e25769SPaul Gortmaker 				DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
10391e25769SPaul Gortmaker #define CONFIG_DDR_2T_TIMING
10491e25769SPaul Gortmaker 
10591e25769SPaul Gortmaker #if defined(CONFIG_SPD_EEPROM)
10691e25769SPaul Gortmaker /*
10791e25769SPaul Gortmaker  * Determine DDR configuration from I2C interface.
10891e25769SPaul Gortmaker  */
10991e25769SPaul Gortmaker #define SPD_EEPROM_ADDRESS	0x52		/* DDR DIMM */
11091e25769SPaul Gortmaker 
11191e25769SPaul Gortmaker #else
11291e25769SPaul Gortmaker /*
11391e25769SPaul Gortmaker  * Manually set up DDR parameters
11491e25769SPaul Gortmaker  * NB: manual DDR setup untested on sbc834x
11591e25769SPaul Gortmaker  */
1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE		256		/* MB */
1172e651b24SJoe Hershberger #define CONFIG_SYS_DDR_CS2_CONFIG	(CSCONFIG_EN \
11860e1dc15SJoe Hershberger 					| CSCONFIG_ROW_BIT_13 \
11960e1dc15SJoe Hershberger 					| CSCONFIG_COL_BIT_10)
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	0x36332321
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	0x00000800	/* P9-45,may need tuning */
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL	0xc2000000	/* unbuffered,no DYN_PWR */
1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	0x04060100	/* autocharge,no open page */
12491e25769SPaul Gortmaker 
12591e25769SPaul Gortmaker #if defined(CONFIG_DDR_32BIT)
12691e25769SPaul Gortmaker /* set burst length to 8 for 32-bit data path */
12760e1dc15SJoe Hershberger 				/* DLL,normal,seq,4/2.5, 8 burst len */
12860e1dc15SJoe Hershberger #define CONFIG_SYS_DDR_MODE	0x00000023
12991e25769SPaul Gortmaker #else
13091e25769SPaul Gortmaker /* the default burst length is 4 - for 64-bit data path */
13160e1dc15SJoe Hershberger 				/* DLL,normal,seq,4/2.5, 4 burst len */
13260e1dc15SJoe Hershberger #define CONFIG_SYS_DDR_MODE	0x00000022
13391e25769SPaul Gortmaker #endif
13491e25769SPaul Gortmaker #endif
13591e25769SPaul Gortmaker 
13691e25769SPaul Gortmaker /*
13791e25769SPaul Gortmaker  * SDRAM on the Local Bus
13891e25769SPaul Gortmaker  */
1397d6a0982SJoe Hershberger #define CONFIG_SYS_LBC_SDRAM_BASE	0xF0000000	/* Localbus SDRAM */
1407d6a0982SJoe Hershberger #define CONFIG_SYS_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
14191e25769SPaul Gortmaker 
14291e25769SPaul Gortmaker /*
14391e25769SPaul Gortmaker  * FLASH on the Local Bus
14491e25769SPaul Gortmaker  */
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI		/* use the Common Flash Interface */
14600b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER		/* use the CFI driver */
1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xFF800000	/* start of FLASH   */
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE		8		/* flash size in MB */
1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
15091e25769SPaul Gortmaker 
15160e1dc15SJoe Hershberger #define CONFIG_SYS_BR0_PRELIM		(CONFIG_SYS_FLASH_BASE \
1527d6a0982SJoe Hershberger 					| BR_PS_16	/* 16 bit port */ \
1537d6a0982SJoe Hershberger 					| BR_MS_GPCM	/* MSEL = GPCM */ \
15460e1dc15SJoe Hershberger 					| BR_V)		/* valid */
15591e25769SPaul Gortmaker 
1567d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM		(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
1577d6a0982SJoe Hershberger 					| OR_GPCM_XAM \
1587d6a0982SJoe Hershberger 					| OR_GPCM_CSNT \
1597d6a0982SJoe Hershberger 					| OR_GPCM_ACS_DIV2 \
1607d6a0982SJoe Hershberger 					| OR_GPCM_XACS \
1617d6a0982SJoe Hershberger 					| OR_GPCM_SCY_15 \
1627d6a0982SJoe Hershberger 					| OR_GPCM_TRLX_SET \
1637d6a0982SJoe Hershberger 					| OR_GPCM_EHTR_SET \
1647d6a0982SJoe Hershberger 					| OR_GPCM_EAD)
1657d6a0982SJoe Hershberger 					/* 0xFF806FF7 */
1667d6a0982SJoe Hershberger 
16760e1dc15SJoe Hershberger 					/* window base at flash base */
16860e1dc15SJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
1697d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM	(LBLAWAR_EN | LBLAWAR_8MB)
17091e25769SPaul Gortmaker 
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	64	/* sectors per device */
17391e25769SPaul Gortmaker 
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
17791e25769SPaul Gortmaker 
17814d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
17991e25769SPaul Gortmaker 
1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
18291e25769SPaul Gortmaker #else
1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_RAMBOOT
18491e25769SPaul Gortmaker #endif
18591e25769SPaul Gortmaker 
1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
18760e1dc15SJoe Hershberger 					/* Initial RAM address */
18860e1dc15SJoe Hershberger #define CONFIG_SYS_INIT_RAM_ADDR	0xFD000000
18960e1dc15SJoe Hershberger 					/* Size of used area in RAM*/
19060e1dc15SJoe Hershberger #define CONFIG_SYS_INIT_RAM_SIZE	0x1000
19191e25769SPaul Gortmaker 
19260e1dc15SJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET	\
19360e1dc15SJoe Hershberger 			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
19591e25769SPaul Gortmaker 
1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN	(256 * 1024)	/* Reserve 256 kB for Mon */
197*c8a90646SKim Phillips #define CONFIG_SYS_MALLOC_LEN	(256 * 1024)	/* Reserved for malloc */
19891e25769SPaul Gortmaker 
19991e25769SPaul Gortmaker /*
20091e25769SPaul Gortmaker  * Local Bus LCRR and LBCR regs
20191e25769SPaul Gortmaker  *    LCRR:  DLL bypass, Clock divider is 4
20291e25769SPaul Gortmaker  * External Local Bus rate is
20391e25769SPaul Gortmaker  *    CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
20491e25769SPaul Gortmaker  */
205c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP	LCRR_DBYP
206c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV	LCRR_CLKDIV_4
2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR	0x00000000
20891e25769SPaul Gortmaker 
2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_LB_SDRAM	/* if board has SDRAM on local bus */
21091e25769SPaul Gortmaker 
2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_LB_SDRAM
21291e25769SPaul Gortmaker /* Local bus BR2, OR2 definition for SDRAM if soldered on the board*/
21391e25769SPaul Gortmaker /*
21491e25769SPaul Gortmaker  * Base Register 2 and Option Register 2 configure SDRAM.
2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
21691e25769SPaul Gortmaker  *
21791e25769SPaul Gortmaker  * For BR2, need:
21891e25769SPaul Gortmaker  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
21991e25769SPaul Gortmaker  *    port-size = 32-bits = BR2[19:20] = 11
22091e25769SPaul Gortmaker  *    no parity checking = BR2[21:22] = 00
22191e25769SPaul Gortmaker  *    SDRAM for MSEL = BR2[24:26] = 011
22291e25769SPaul Gortmaker  *    Valid = BR[31] = 1
22391e25769SPaul Gortmaker  *
22491e25769SPaul Gortmaker  * 0    4    8    12   16   20   24   28
22591e25769SPaul Gortmaker  * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
22691e25769SPaul Gortmaker  */
22791e25769SPaul Gortmaker 
2287d6a0982SJoe Hershberger #define CONFIG_SYS_BR2_PRELIM		(CONFIG_SYS_LBC_SDRAM_BASE \
2297d6a0982SJoe Hershberger 					| BR_PS_32 \
2307d6a0982SJoe Hershberger 					| BR_MS_SDRAM \
2317d6a0982SJoe Hershberger 					| BR_V)
2327d6a0982SJoe Hershberger 					/* 0xF0001861 */
2337d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWBAR2_PRELIM	CONFIG_SYS_LBC_SDRAM_BASE
2347d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR2_PRELIM	(LBLAWAR_EN | LBLAWAR_64MB)
23591e25769SPaul Gortmaker 
23691e25769SPaul Gortmaker /*
2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
23891e25769SPaul Gortmaker  *
23991e25769SPaul Gortmaker  * For OR2, need:
24091e25769SPaul Gortmaker  *    64MB mask for AM, OR2[0:7] = 1111 1100
24191e25769SPaul Gortmaker  *                 XAM, OR2[17:18] = 11
24291e25769SPaul Gortmaker  *    9 columns OR2[19-21] = 010
24391e25769SPaul Gortmaker  *    13 rows   OR2[23-25] = 100
24491e25769SPaul Gortmaker  *    EAD set for extra time OR[31] = 1
24591e25769SPaul Gortmaker  *
24691e25769SPaul Gortmaker  * 0    4    8    12   16   20   24   28
24791e25769SPaul Gortmaker  * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
24891e25769SPaul Gortmaker  */
24991e25769SPaul Gortmaker 
2507d6a0982SJoe Hershberger #define CONFIG_SYS_OR2_PRELIM	(MEG_TO_AM(CONFIG_SYS_LBC_SDRAM_SIZE) \
2517d6a0982SJoe Hershberger 			| OR_SDRAM_XAM \
2527d6a0982SJoe Hershberger 			| ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \
2537d6a0982SJoe Hershberger 			| ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \
2547d6a0982SJoe Hershberger 			| OR_SDRAM_EAD)
2557d6a0982SJoe Hershberger 			/* 0xFC006901 */
25691e25769SPaul Gortmaker 
25760e1dc15SJoe Hershberger 				/* LB sdram refresh timer, about 6us */
25860e1dc15SJoe Hershberger #define CONFIG_SYS_LBC_LSRT	0x32000000
25960e1dc15SJoe Hershberger 				/* LB refresh timer prescal, 266MHz/32 */
26060e1dc15SJoe Hershberger #define CONFIG_SYS_LBC_MRTPR	0x20000000
26191e25769SPaul Gortmaker 
262540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON	(LSDMR_RFEN \
263540dcf1cSKumar Gala 					| LSDMR_BSMA1516 \
264540dcf1cSKumar Gala 					| LSDMR_RFCR8 \
265540dcf1cSKumar Gala 					| LSDMR_PRETOACT6 \
266540dcf1cSKumar Gala 					| LSDMR_ACTTORW3 \
267540dcf1cSKumar Gala 					| LSDMR_BL8 \
268540dcf1cSKumar Gala 					| LSDMR_WRC3 \
26960e1dc15SJoe Hershberger 					| LSDMR_CL3)
27091e25769SPaul Gortmaker 
27191e25769SPaul Gortmaker /*
27291e25769SPaul Gortmaker  * SDRAM Controller configuration sequence.
27391e25769SPaul Gortmaker  */
274540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_1	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
275540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_2	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
276540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_3	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
277540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_4	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
278540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_5	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
27991e25769SPaul Gortmaker #endif
28091e25769SPaul Gortmaker 
28191e25769SPaul Gortmaker /*
28291e25769SPaul Gortmaker  * Serial Port
28391e25769SPaul Gortmaker  */
28491e25769SPaul Gortmaker #define CONFIG_CONS_INDEX     1
2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE    1
2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
28991e25769SPaul Gortmaker 
2906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
29191e25769SPaul Gortmaker 		{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
29291e25769SPaul Gortmaker 
2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1        (CONFIG_SYS_IMMR+0x4500)
2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2        (CONFIG_SYS_IMMR+0x4600)
29591e25769SPaul Gortmaker 
29622d71a71SKim Phillips #define CONFIG_CMDLINE_EDITING	1	/* add command line history	*/
297a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE		/* add autocompletion support   */
29891e25769SPaul Gortmaker /* Use the HUSH parser */
2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
30091e25769SPaul Gortmaker 
30191e25769SPaul Gortmaker /* pass open firmware flat tree */
302e496865eSPaul Gortmaker #define CONFIG_OF_LIBFDT	1
30391e25769SPaul Gortmaker #define CONFIG_OF_BOARD_SETUP	1
3045b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS	1
30591e25769SPaul Gortmaker 
30691e25769SPaul Gortmaker /* I2C */
30791e25769SPaul Gortmaker #define CONFIG_HARD_I2C			/* I2C with hardware support*/
30891e25769SPaul Gortmaker #undef CONFIG_SOFT_I2C			/* I2C bit-banged */
30991e25769SPaul Gortmaker #define CONFIG_FSL_I2C
3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED	400000	/* I2C speed and slave address */
3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE	0x7F
3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */
3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C1_OFFSET	0x3000
3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET	0x3100
3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET	CONFIG_SYS_I2C2_OFFSET
316efaf6f1bSPaul Gortmaker /* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SYS_SPD_BUS_NUM... */
31791e25769SPaul Gortmaker 
31891e25769SPaul Gortmaker /* TSEC */
3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000
3206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1	(CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000
3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2	(CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
32391e25769SPaul Gortmaker 
32491e25769SPaul Gortmaker /*
32591e25769SPaul Gortmaker  * General PCI
32691e25769SPaul Gortmaker  * Addresses are mapped 1-1.
32791e25769SPaul Gortmaker  */
3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE	0x80000000
3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
3316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_BASE	0x90000000
3326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_PHYS	CONFIG_SYS_PCI1_MMIO_BASE
3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_SIZE	0x10000000	/* 256M */
3346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE		0x00000000
3356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS		0xE2000000
3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE		0x00100000	/* 1M */
33791e25769SPaul Gortmaker 
3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_BASE	0xA0000000
3396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_PHYS	CONFIG_SYS_PCI2_MEM_BASE
3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE	0x10000000	/* 256M */
3416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_BASE	0xB0000000
3426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_PHYS	CONFIG_SYS_PCI2_MMIO_BASE
3436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_SIZE	0x10000000	/* 256M */
3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE		0x00000000
3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS		0xE2100000
3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE		0x00100000	/* 1M */
34791e25769SPaul Gortmaker 
34891e25769SPaul Gortmaker #if defined(CONFIG_PCI)
34991e25769SPaul Gortmaker 
35091e25769SPaul Gortmaker #define PCI_64BIT
35191e25769SPaul Gortmaker #define PCI_ONE_PCI1
35291e25769SPaul Gortmaker #if defined(PCI_64BIT)
35391e25769SPaul Gortmaker #undef PCI_ALL_PCI1
35491e25769SPaul Gortmaker #undef PCI_TWO_PCI1
35591e25769SPaul Gortmaker #undef PCI_ONE_PCI1
35691e25769SPaul Gortmaker #endif
35791e25769SPaul Gortmaker 
35891e25769SPaul Gortmaker #define CONFIG_PCI_PNP		/* do pci plug-and-play */
35991e25769SPaul Gortmaker 
36091e25769SPaul Gortmaker #undef CONFIG_EEPRO100
36191e25769SPaul Gortmaker #undef CONFIG_TULIP
36291e25769SPaul Gortmaker 
36391e25769SPaul Gortmaker #if !defined(CONFIG_PCI_PNP)
36491e25769SPaul Gortmaker 	#define PCI_ENET0_IOADDR	0xFIXME
36591e25769SPaul Gortmaker 	#define PCI_ENET0_MEMADDR	0xFIXME
36691e25769SPaul Gortmaker 	#define PCI_IDSEL_NUMBER	0xFIXME
36791e25769SPaul Gortmaker #endif
36891e25769SPaul Gortmaker 
36991e25769SPaul Gortmaker #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
37191e25769SPaul Gortmaker 
37291e25769SPaul Gortmaker #endif	/* CONFIG_PCI */
37391e25769SPaul Gortmaker 
37491e25769SPaul Gortmaker /*
37591e25769SPaul Gortmaker  * TSEC configuration
37691e25769SPaul Gortmaker  */
37791e25769SPaul Gortmaker #define CONFIG_TSEC_ENET		/* TSEC ethernet support */
37891e25769SPaul Gortmaker 
37991e25769SPaul Gortmaker #if defined(CONFIG_TSEC_ENET)
38091e25769SPaul Gortmaker 
381255a3577SKim Phillips #define CONFIG_TSEC1	1
382255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"TSEC0"
383255a3577SKim Phillips #define CONFIG_TSEC2	1
384255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"TSEC1"
38591e25769SPaul Gortmaker #define CONFIG_PHY_BCM5421S	1
38691e25769SPaul Gortmaker #define TSEC1_PHY_ADDR		0x19
38791e25769SPaul Gortmaker #define TSEC2_PHY_ADDR		0x1a
38891e25769SPaul Gortmaker #define TSEC1_PHYIDX		0
38991e25769SPaul Gortmaker #define TSEC2_PHYIDX		0
3903a79013eSAndy Fleming #define TSEC1_FLAGS		TSEC_GIGABIT
3913a79013eSAndy Fleming #define TSEC2_FLAGS		TSEC_GIGABIT
39291e25769SPaul Gortmaker 
39391e25769SPaul Gortmaker /* Options are: TSEC[0-1] */
39491e25769SPaul Gortmaker #define CONFIG_ETHPRIME		"TSEC0"
39591e25769SPaul Gortmaker 
39691e25769SPaul Gortmaker #endif	/* CONFIG_TSEC_ENET */
39791e25769SPaul Gortmaker 
39891e25769SPaul Gortmaker /*
39991e25769SPaul Gortmaker  * Environment
40091e25769SPaul Gortmaker  */
4016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
4025a1aceb0SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_IN_FLASH	1
4036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x40000)
4040e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	0x20000	/* 128K(one sector) for env */
4050e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
40691e25769SPaul Gortmaker 
40791e25769SPaul Gortmaker /* Address and size of Redundant Environment Sector	*/
4080e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND	(CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
4090e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND	(CONFIG_ENV_SIZE)
41091e25769SPaul Gortmaker 
41191e25769SPaul Gortmaker #else
4126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_NO_FLASH	1	/* Flash is not usable now */
41393f6d725SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
4146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
4150e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
41691e25769SPaul Gortmaker #endif
41791e25769SPaul Gortmaker 
41891e25769SPaul Gortmaker #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
4196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
42091e25769SPaul Gortmaker 
421866e3089SJon Loeliger 
422866e3089SJon Loeliger /*
423079a136cSJon Loeliger  * BOOTP options
424079a136cSJon Loeliger  */
425079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
426079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTPATH
427079a136cSJon Loeliger #define CONFIG_BOOTP_GATEWAY
428079a136cSJon Loeliger #define CONFIG_BOOTP_HOSTNAME
429079a136cSJon Loeliger 
430079a136cSJon Loeliger 
431079a136cSJon Loeliger /*
432866e3089SJon Loeliger  * Command line configuration.
433866e3089SJon Loeliger  */
434866e3089SJon Loeliger #include <config_cmd_default.h>
435866e3089SJon Loeliger 
436866e3089SJon Loeliger #define CONFIG_CMD_I2C
437866e3089SJon Loeliger #define CONFIG_CMD_MII
438866e3089SJon Loeliger #define CONFIG_CMD_PING
439866e3089SJon Loeliger 
44091e25769SPaul Gortmaker #if defined(CONFIG_PCI)
441e496865eSPaul Gortmaker     #define CONFIG_CMD_PCI
44291e25769SPaul Gortmaker #endif
44391e25769SPaul Gortmaker 
4446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
445bdab39d3SMike Frysinger     #undef CONFIG_CMD_SAVEENV
446866e3089SJon Loeliger     #undef CONFIG_CMD_LOADS
447866e3089SJon Loeliger #endif
448866e3089SJon Loeliger 
44991e25769SPaul Gortmaker 
45091e25769SPaul Gortmaker #undef CONFIG_WATCHDOG			/* watchdog disabled */
45191e25769SPaul Gortmaker 
45291e25769SPaul Gortmaker /*
45391e25769SPaul Gortmaker  * Miscellaneous configurable options
45491e25769SPaul Gortmaker  */
4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory */
4566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
4576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
45891e25769SPaul Gortmaker 
459866e3089SJon Loeliger #if defined(CONFIG_CMD_KGDB)
4606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_CBSIZE	1024	/* Console I/O Buffer Size */
46191e25769SPaul Gortmaker #else
4626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_CBSIZE	256	/* Console I/O Buffer Size */
46391e25769SPaul Gortmaker #endif
46491e25769SPaul Gortmaker 
46560e1dc15SJoe Hershberger 				/* Print Buffer Size */
46660e1dc15SJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
46860e1dc15SJoe Hershberger 				/* Boot Argument Buffer Size */
46960e1dc15SJoe Hershberger #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
4706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000	/* decrementer freq: 1ms ticks */
47191e25769SPaul Gortmaker 
47291e25769SPaul Gortmaker /*
47391e25769SPaul Gortmaker  * For booting Linux, the board info and command line data
4749f530d59SIra W. Snyder  * have to be in the first 256 MB of memory, since this is
47591e25769SPaul Gortmaker  * the maximum mapped by the Linux kernel during initialization.
47691e25769SPaul Gortmaker  */
47760e1dc15SJoe Hershberger 				/* Initial Memory map for Linux*/
47860e1dc15SJoe Hershberger #define CONFIG_SYS_BOOTMAPSZ	(256 << 20)
47991e25769SPaul Gortmaker 
4806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST  */
48191e25769SPaul Gortmaker 
48291e25769SPaul Gortmaker #if 1 /*528/264*/
4836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
48491e25769SPaul Gortmaker 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
48591e25769SPaul Gortmaker 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
48691e25769SPaul Gortmaker 	HRCWL_CSB_TO_CLKIN |\
48791e25769SPaul Gortmaker 	HRCWL_VCO_1X2 |\
48891e25769SPaul Gortmaker 	HRCWL_CORE_TO_CSB_2X1)
48991e25769SPaul Gortmaker #elif 0 /*396/132*/
4906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
49191e25769SPaul Gortmaker 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
49291e25769SPaul Gortmaker 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
49391e25769SPaul Gortmaker 	HRCWL_CSB_TO_CLKIN |\
49491e25769SPaul Gortmaker 	HRCWL_VCO_1X4 |\
49591e25769SPaul Gortmaker 	HRCWL_CORE_TO_CSB_3X1)
49691e25769SPaul Gortmaker #elif 0 /*264/132*/
4976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
49891e25769SPaul Gortmaker 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
49991e25769SPaul Gortmaker 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
50091e25769SPaul Gortmaker 	HRCWL_CSB_TO_CLKIN |\
50191e25769SPaul Gortmaker 	HRCWL_VCO_1X4 |\
50291e25769SPaul Gortmaker 	HRCWL_CORE_TO_CSB_2X1)
50391e25769SPaul Gortmaker #elif 0 /*132/132*/
5046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
50591e25769SPaul Gortmaker 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
50691e25769SPaul Gortmaker 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
50791e25769SPaul Gortmaker 	HRCWL_CSB_TO_CLKIN |\
50891e25769SPaul Gortmaker 	HRCWL_VCO_1X4 |\
50991e25769SPaul Gortmaker 	HRCWL_CORE_TO_CSB_1X1)
51091e25769SPaul Gortmaker #elif 0 /*264/264 */
5116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
51291e25769SPaul Gortmaker 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
51391e25769SPaul Gortmaker 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
51491e25769SPaul Gortmaker 	HRCWL_CSB_TO_CLKIN |\
51591e25769SPaul Gortmaker 	HRCWL_VCO_1X4 |\
51691e25769SPaul Gortmaker 	HRCWL_CORE_TO_CSB_1X1)
51791e25769SPaul Gortmaker #endif
51891e25769SPaul Gortmaker 
51991e25769SPaul Gortmaker #if defined(PCI_64BIT)
5206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
52191e25769SPaul Gortmaker 	HRCWH_PCI_HOST |\
52291e25769SPaul Gortmaker 	HRCWH_64_BIT_PCI |\
52391e25769SPaul Gortmaker 	HRCWH_PCI1_ARBITER_ENABLE |\
52491e25769SPaul Gortmaker 	HRCWH_PCI2_ARBITER_DISABLE |\
52591e25769SPaul Gortmaker 	HRCWH_CORE_ENABLE |\
52691e25769SPaul Gortmaker 	HRCWH_FROM_0X00000100 |\
52791e25769SPaul Gortmaker 	HRCWH_BOOTSEQ_DISABLE |\
52891e25769SPaul Gortmaker 	HRCWH_SW_WATCHDOG_DISABLE |\
52991e25769SPaul Gortmaker 	HRCWH_ROM_LOC_LOCAL_16BIT |\
53091e25769SPaul Gortmaker 	HRCWH_TSEC1M_IN_GMII |\
53191e25769SPaul Gortmaker 	HRCWH_TSEC2M_IN_GMII)
53291e25769SPaul Gortmaker #else
5336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
53491e25769SPaul Gortmaker 	HRCWH_PCI_HOST |\
53591e25769SPaul Gortmaker 	HRCWH_32_BIT_PCI |\
53691e25769SPaul Gortmaker 	HRCWH_PCI1_ARBITER_ENABLE |\
53791e25769SPaul Gortmaker 	HRCWH_PCI2_ARBITER_ENABLE |\
53891e25769SPaul Gortmaker 	HRCWH_CORE_ENABLE |\
53991e25769SPaul Gortmaker 	HRCWH_FROM_0X00000100 |\
54091e25769SPaul Gortmaker 	HRCWH_BOOTSEQ_DISABLE |\
54191e25769SPaul Gortmaker 	HRCWH_SW_WATCHDOG_DISABLE |\
54291e25769SPaul Gortmaker 	HRCWH_ROM_LOC_LOCAL_16BIT |\
54391e25769SPaul Gortmaker 	HRCWH_TSEC1M_IN_GMII |\
54491e25769SPaul Gortmaker 	HRCWH_TSEC2M_IN_GMII)
54591e25769SPaul Gortmaker #endif
54691e25769SPaul Gortmaker 
54791e25769SPaul Gortmaker /* System IO Config */
5483c9b1ee1SKim Phillips #define CONFIG_SYS_SICRH 0
5496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL SICRL_LDP_A
55091e25769SPaul Gortmaker 
5516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT	0x000000000
55260e1dc15SJoe Hershberger #define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK \
55360e1dc15SJoe Hershberger 				| HID0_ENABLE_INSTRUCTION_CACHE)
55491e25769SPaul Gortmaker 
5556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_HID0_FINAL	(\
55691e25769SPaul Gortmaker 	HID0_ENABLE_INSTRUCTION_CACHE |\
55791e25769SPaul Gortmaker 	HID0_ENABLE_M_BIT |\
55891e25769SPaul Gortmaker 	HID0_ENABLE_ADDRESS_BROADCAST) */
55991e25769SPaul Gortmaker 
56091e25769SPaul Gortmaker 
5616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE
56291e25769SPaul Gortmaker 
56331d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported */
56431d82672SBecky Bruce 
56591e25769SPaul Gortmaker /* DDR @ 0x00000000 */
56660e1dc15SJoe Hershberger #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE \
56772cd4087SJoe Hershberger 				| BATL_PP_RW \
56860e1dc15SJoe Hershberger 				| BATL_MEMCOHERENCE)
56960e1dc15SJoe Hershberger #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE \
57060e1dc15SJoe Hershberger 				| BATU_BL_256M \
57160e1dc15SJoe Hershberger 				| BATU_VS \
57260e1dc15SJoe Hershberger 				| BATU_VP)
57391e25769SPaul Gortmaker 
57491e25769SPaul Gortmaker /* PCI @ 0x80000000 */
57591e25769SPaul Gortmaker #ifdef CONFIG_PCI
57660e1dc15SJoe Hershberger #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_PCI1_MEM_BASE \
57772cd4087SJoe Hershberger 				| BATL_PP_RW \
57860e1dc15SJoe Hershberger 				| BATL_MEMCOHERENCE)
57960e1dc15SJoe Hershberger #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_PCI1_MEM_BASE \
58060e1dc15SJoe Hershberger 				| BATU_BL_256M \
58160e1dc15SJoe Hershberger 				| BATU_VS \
58260e1dc15SJoe Hershberger 				| BATU_VP)
58360e1dc15SJoe Hershberger #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_PCI1_MMIO_BASE \
58472cd4087SJoe Hershberger 				| BATL_PP_RW \
58560e1dc15SJoe Hershberger 				| BATL_CACHEINHIBIT \
58660e1dc15SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
58760e1dc15SJoe Hershberger #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_PCI1_MMIO_BASE \
58860e1dc15SJoe Hershberger 				| BATU_BL_256M \
58960e1dc15SJoe Hershberger 				| BATU_VS \
59060e1dc15SJoe Hershberger 				| BATU_VP)
59191e25769SPaul Gortmaker #else
5926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L	(0)
5936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U	(0)
5946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L	(0)
5956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U	(0)
59691e25769SPaul Gortmaker #endif
59791e25769SPaul Gortmaker 
59891e25769SPaul Gortmaker #ifdef CONFIG_MPC83XX_PCI2
59960e1dc15SJoe Hershberger #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_PCI2_MEM_BASE \
60072cd4087SJoe Hershberger 				| BATL_PP_RW \
60160e1dc15SJoe Hershberger 				| BATL_MEMCOHERENCE)
60260e1dc15SJoe Hershberger #define CONFIG_SYS_IBAT3U	(CONFIG_SYS_PCI2_MEM_BASE \
60360e1dc15SJoe Hershberger 				| BATU_BL_256M \
60460e1dc15SJoe Hershberger 				| BATU_VS \
60560e1dc15SJoe Hershberger 				| BATU_VP)
60660e1dc15SJoe Hershberger #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_PCI2_MMIO_BASE \
60772cd4087SJoe Hershberger 				| BATL_PP_RW \
60860e1dc15SJoe Hershberger 				| BATL_CACHEINHIBIT \
60960e1dc15SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
61060e1dc15SJoe Hershberger #define CONFIG_SYS_IBAT4U	(CONFIG_SYS_PCI2_MMIO_BASE \
61160e1dc15SJoe Hershberger 				| BATU_BL_256M \
61260e1dc15SJoe Hershberger 				| BATU_VS \
61360e1dc15SJoe Hershberger 				| BATU_VP)
61491e25769SPaul Gortmaker #else
6156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L	(0)
6166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U	(0)
6176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L	(0)
6186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U	(0)
61991e25769SPaul Gortmaker #endif
62091e25769SPaul Gortmaker 
62191e25769SPaul Gortmaker /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
62260e1dc15SJoe Hershberger #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_IMMR \
62372cd4087SJoe Hershberger 				| BATL_PP_RW \
62460e1dc15SJoe Hershberger 				| BATL_CACHEINHIBIT \
62560e1dc15SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
62660e1dc15SJoe Hershberger #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_IMMR \
62760e1dc15SJoe Hershberger 				| BATU_BL_256M \
62860e1dc15SJoe Hershberger 				| BATU_VS \
62960e1dc15SJoe Hershberger 				| BATU_VP)
63091e25769SPaul Gortmaker 
6317d6a0982SJoe Hershberger /* LBC SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
6327d6a0982SJoe Hershberger #define CONFIG_SYS_IBAT6L	(CONFIG_SYS_LBC_SDRAM_BASE \
63372cd4087SJoe Hershberger 				| BATL_PP_RW \
63460e1dc15SJoe Hershberger 				| BATL_MEMCOHERENCE \
63560e1dc15SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
6367d6a0982SJoe Hershberger #define CONFIG_SYS_IBAT6U	(CONFIG_SYS_LBC_SDRAM_BASE \
6377d6a0982SJoe Hershberger 				| BATU_BL_256M \
6387d6a0982SJoe Hershberger 				| BATU_VS \
6397d6a0982SJoe Hershberger 				| BATU_VP)
64091e25769SPaul Gortmaker 
6416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L	(0)
6426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U	(0)
64391e25769SPaul Gortmaker 
6446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
6456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
6466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
6476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
6486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L	CONFIG_SYS_IBAT2L
6496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
6506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
6516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
6526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L	CONFIG_SYS_IBAT4L
6536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
6546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
6556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
6566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
6576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
6586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
6596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
66091e25769SPaul Gortmaker 
661866e3089SJon Loeliger #if defined(CONFIG_CMD_KGDB)
66291e25769SPaul Gortmaker #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
66391e25769SPaul Gortmaker #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
66491e25769SPaul Gortmaker #endif
66591e25769SPaul Gortmaker 
66691e25769SPaul Gortmaker /*
66791e25769SPaul Gortmaker  * Environment Configuration
66891e25769SPaul Gortmaker  */
66991e25769SPaul Gortmaker #define CONFIG_ENV_OVERWRITE
67091e25769SPaul Gortmaker 
67191e25769SPaul Gortmaker #if defined(CONFIG_TSEC_ENET)
67210327dc5SAndy Fleming #define CONFIG_HAS_ETH0
67391e25769SPaul Gortmaker #define CONFIG_HAS_ETH1
67491e25769SPaul Gortmaker #endif
67591e25769SPaul Gortmaker 
67691e25769SPaul Gortmaker #define CONFIG_HOSTNAME		SBC8349
6778b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/tftpboot/rootfs"
678b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
67991e25769SPaul Gortmaker 
68060e1dc15SJoe Hershberger 				/* default location for tftp and bootm */
68160e1dc15SJoe Hershberger #define CONFIG_LOADADDR		800000
68291e25769SPaul Gortmaker 
68391e25769SPaul Gortmaker #define CONFIG_BOOTDELAY	6	/* -1 disables auto-boot */
68491e25769SPaul Gortmaker #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
68591e25769SPaul Gortmaker 
68691e25769SPaul Gortmaker #define CONFIG_BAUDRATE	 115200
68791e25769SPaul Gortmaker 
68891e25769SPaul Gortmaker #define	CONFIG_EXTRA_ENV_SETTINGS					\
68991e25769SPaul Gortmaker 	"netdev=eth0\0"							\
69091e25769SPaul Gortmaker 	"hostname=sbc8349\0"						\
69191e25769SPaul Gortmaker 	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
69291e25769SPaul Gortmaker 		"nfsroot=${serverip}:${rootpath}\0"			\
69391e25769SPaul Gortmaker 	"ramargs=setenv bootargs root=/dev/ram rw\0"			\
69491e25769SPaul Gortmaker 	"addip=setenv bootargs ${bootargs} "				\
69591e25769SPaul Gortmaker 		"ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"	\
69691e25769SPaul Gortmaker 		":${hostname}:${netdev}:off panic=1\0"			\
69791e25769SPaul Gortmaker 	"addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
69891e25769SPaul Gortmaker 	"flash_nfs=run nfsargs addip addtty;"				\
69991e25769SPaul Gortmaker 		"bootm ${kernel_addr}\0"				\
70091e25769SPaul Gortmaker 	"flash_self=run ramargs addip addtty;"				\
70191e25769SPaul Gortmaker 		"bootm ${kernel_addr} ${ramdisk_addr}\0"		\
70291e25769SPaul Gortmaker 	"net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;"	\
70391e25769SPaul Gortmaker 		"bootm\0"						\
70491e25769SPaul Gortmaker 	"load=tftp 100000 /tftpboot/sbc8349/u-boot.bin\0"		\
705fe613cddSPaul Gortmaker 	"update=protect off ff800000 ff83ffff; "			\
706fe613cddSPaul Gortmaker 		"era ff800000 ff83ffff; cp.b 100000 ff800000 ${filesize}\0" \
707d8ab58b2SDetlev Zundel 	"upd=run load update\0"						\
70879f516bcSKim Phillips 	"fdtaddr=780000\0"						\
70991e25769SPaul Gortmaker 	"fdtfile=sbc8349.dtb\0"						\
71091e25769SPaul Gortmaker 	""
71191e25769SPaul Gortmaker 
71291e25769SPaul Gortmaker #define CONFIG_NFSBOOTCOMMAND						\
71391e25769SPaul Gortmaker 	"setenv bootargs root=/dev/nfs rw "				\
71491e25769SPaul Gortmaker 		"nfsroot=$serverip:$rootpath "				\
71560e1dc15SJoe Hershberger 		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"	\
71660e1dc15SJoe Hershberger 							"$netdev:off "	\
71791e25769SPaul Gortmaker 		"console=$consoledev,$baudrate $othbootargs;"		\
71891e25769SPaul Gortmaker 	"tftp $loadaddr $bootfile;"					\
71991e25769SPaul Gortmaker 	"tftp $fdtaddr $fdtfile;"					\
72091e25769SPaul Gortmaker 	"bootm $loadaddr - $fdtaddr"
72191e25769SPaul Gortmaker 
72291e25769SPaul Gortmaker #define CONFIG_RAMBOOTCOMMAND						\
72391e25769SPaul Gortmaker 	"setenv bootargs root=/dev/ram rw "				\
72491e25769SPaul Gortmaker 		"console=$consoledev,$baudrate $othbootargs;"		\
72591e25769SPaul Gortmaker 	"tftp $ramdiskaddr $ramdiskfile;"				\
72691e25769SPaul Gortmaker 	"tftp $loadaddr $bootfile;"					\
72791e25769SPaul Gortmaker 	"tftp $fdtaddr $fdtfile;"					\
72891e25769SPaul Gortmaker 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
72991e25769SPaul Gortmaker 
73091e25769SPaul Gortmaker #define CONFIG_BOOTCOMMAND	"run flash_self"
73191e25769SPaul Gortmaker 
73291e25769SPaul Gortmaker #endif	/* __CONFIG_H */
733