191e25769SPaul Gortmaker /* 291e25769SPaul Gortmaker * WindRiver SBC8349 U-Boot configuration file. 391e25769SPaul Gortmaker * Copyright (c) 2006, 2007 Wind River Systems, Inc. 491e25769SPaul Gortmaker * 591e25769SPaul Gortmaker * Paul Gortmaker <paul.gortmaker@windriver.com> 691e25769SPaul Gortmaker * Based on the MPC8349EMDS config. 791e25769SPaul Gortmaker * 891e25769SPaul Gortmaker * See file CREDITS for list of people who contributed to this 991e25769SPaul Gortmaker * project. 1091e25769SPaul Gortmaker * 1191e25769SPaul Gortmaker * This program is free software; you can redistribute it and/or 1291e25769SPaul Gortmaker * modify it under the terms of the GNU General Public License as 1391e25769SPaul Gortmaker * published by the Free Software Foundation; either version 2 of 1491e25769SPaul Gortmaker * the License, or (at your option) any later version. 1591e25769SPaul Gortmaker * 1691e25769SPaul Gortmaker * This program is distributed in the hope that it will be useful, 1791e25769SPaul Gortmaker * but WITHOUT ANY WARRANTY; without even the implied warranty of 1891e25769SPaul Gortmaker * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1991e25769SPaul Gortmaker * GNU General Public License for more details. 2091e25769SPaul Gortmaker * 2191e25769SPaul Gortmaker * You should have received a copy of the GNU General Public License 2291e25769SPaul Gortmaker * along with this program; if not, write to the Free Software 2391e25769SPaul Gortmaker * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2491e25769SPaul Gortmaker * MA 02111-1307 USA 2591e25769SPaul Gortmaker */ 2691e25769SPaul Gortmaker 2791e25769SPaul Gortmaker /* 2891e25769SPaul Gortmaker * sbc8349 board configuration file. 2991e25769SPaul Gortmaker */ 3091e25769SPaul Gortmaker 3191e25769SPaul Gortmaker #ifndef __CONFIG_H 3291e25769SPaul Gortmaker #define __CONFIG_H 3391e25769SPaul Gortmaker 3491e25769SPaul Gortmaker /* 3591e25769SPaul Gortmaker * High Level Configuration Options 3691e25769SPaul Gortmaker */ 3791e25769SPaul Gortmaker #define CONFIG_E300 1 /* E300 Family */ 3891e25769SPaul Gortmaker #define CONFIG_MPC83XX 1 /* MPC83XX family */ 3991e25769SPaul Gortmaker #define CONFIG_MPC834X 1 /* MPC834X family */ 4091e25769SPaul Gortmaker #define CONFIG_MPC8349 1 /* MPC8349 specific */ 4191e25769SPaul Gortmaker #define CONFIG_SBC8349 1 /* WRS SBC8349 board specific */ 4291e25769SPaul Gortmaker 4391e25769SPaul Gortmaker #undef CONFIG_PCI 4491e25769SPaul Gortmaker /* Don't enable PCI2 on sbc834x - it doesn't exist physically. */ 4591e25769SPaul Gortmaker #undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */ 4691e25769SPaul Gortmaker 4791e25769SPaul Gortmaker #define PCI_66M 4891e25769SPaul Gortmaker #ifdef PCI_66M 4991e25769SPaul Gortmaker #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 5091e25769SPaul Gortmaker #else 5191e25769SPaul Gortmaker #define CONFIG_83XX_CLKIN 33000000 /* in Hz */ 5291e25769SPaul Gortmaker #endif 5391e25769SPaul Gortmaker 5491e25769SPaul Gortmaker #ifndef CONFIG_SYS_CLK_FREQ 5591e25769SPaul Gortmaker #ifdef PCI_66M 5691e25769SPaul Gortmaker #define CONFIG_SYS_CLK_FREQ 66000000 5791e25769SPaul Gortmaker #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1 5891e25769SPaul Gortmaker #else 5991e25769SPaul Gortmaker #define CONFIG_SYS_CLK_FREQ 33000000 6091e25769SPaul Gortmaker #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1 6191e25769SPaul Gortmaker #endif 6291e25769SPaul Gortmaker #endif 6391e25769SPaul Gortmaker 6491e25769SPaul Gortmaker #undef CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 6591e25769SPaul Gortmaker 666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 6791e25769SPaul Gortmaker 686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */ 706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00100000 7191e25769SPaul Gortmaker 7291e25769SPaul Gortmaker /* 7391e25769SPaul Gortmaker * DDR Setup 7491e25769SPaul Gortmaker */ 7591e25769SPaul Gortmaker #undef CONFIG_DDR_ECC /* only for ECC DDR module */ 7691e25769SPaul Gortmaker #undef CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */ 7791e25769SPaul Gortmaker #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ 786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_83XX_DDR_USES_CS0 /* WRS; Fsl board uses CS2/CS3 */ 7991e25769SPaul Gortmaker 8091e25769SPaul Gortmaker /* 8191e25769SPaul Gortmaker * 32-bit data path mode. 8291e25769SPaul Gortmaker * 8391e25769SPaul Gortmaker * Please note that using this mode for devices with the real density of 64-bit 8491e25769SPaul Gortmaker * effectively reduces the amount of available memory due to the effect of 8591e25769SPaul Gortmaker * wrapping around while translating address to row/columns, for example in the 8691e25769SPaul Gortmaker * 256MB module the upper 128MB get aliased with contents of the lower 8791e25769SPaul Gortmaker * 128MB); normally this define should be used for devices with real 32-bit 8891e25769SPaul Gortmaker * data path. 8991e25769SPaul Gortmaker */ 9091e25769SPaul Gortmaker #undef CONFIG_DDR_32BIT 9191e25769SPaul Gortmaker 926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/ 936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \ 9691e25769SPaul Gortmaker DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075) 9791e25769SPaul Gortmaker #define CONFIG_DDR_2T_TIMING 9891e25769SPaul Gortmaker 9991e25769SPaul Gortmaker #if defined(CONFIG_SPD_EEPROM) 10091e25769SPaul Gortmaker /* 10191e25769SPaul Gortmaker * Determine DDR configuration from I2C interface. 10291e25769SPaul Gortmaker */ 10391e25769SPaul Gortmaker #define SPD_EEPROM_ADDRESS 0x52 /* DDR DIMM */ 10491e25769SPaul Gortmaker 10591e25769SPaul Gortmaker #else 10691e25769SPaul Gortmaker /* 10791e25769SPaul Gortmaker * Manually set up DDR parameters 10891e25769SPaul Gortmaker * NB: manual DDR setup untested on sbc834x 10991e25769SPaul Gortmaker */ 1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 256 /* MB */ 1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10) 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x36332321 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */ 11691e25769SPaul Gortmaker 11791e25769SPaul Gortmaker #if defined(CONFIG_DDR_32BIT) 11891e25769SPaul Gortmaker /* set burst length to 8 for 32-bit data path */ 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x00000023 /* DLL,normal,seq,4/2.5, 8 burst len */ 12091e25769SPaul Gortmaker #else 12191e25769SPaul Gortmaker /* the default burst length is 4 - for 64-bit data path */ 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x00000022 /* DLL,normal,seq,4/2.5, 4 burst len */ 12391e25769SPaul Gortmaker #endif 12491e25769SPaul Gortmaker #endif 12591e25769SPaul Gortmaker 12691e25769SPaul Gortmaker /* 12791e25769SPaul Gortmaker * SDRAM on the Local Bus 12891e25769SPaul Gortmaker */ 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0x10000000 /* Localbus SDRAM */ 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 128 /* LBC SDRAM is 128MB */ 13191e25769SPaul Gortmaker 13291e25769SPaul Gortmaker /* 13391e25769SPaul Gortmaker * FLASH on the Local Bus 13491e25769SPaul Gortmaker */ 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 13600b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFF800000 /* start of FLASH */ 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */ 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */ 14091e25769SPaul Gortmaker 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | /* flash Base address */ \ 14291e25769SPaul Gortmaker (2 << BR_PS_SHIFT) | /* 32 bit port size */ \ 14391e25769SPaul Gortmaker BR_V) /* valid */ 14491e25769SPaul Gortmaker 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xFF806FF7 /* 8 MB flash size */ 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* window base at flash base */ 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */ 14891e25769SPaul Gortmaker 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */ 15191e25769SPaul Gortmaker 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 15591e25769SPaul Gortmaker 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MID_FLASH_JUMP 0x7F000000 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 15891e25769SPaul Gortmaker 1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 16191e25769SPaul Gortmaker #else 1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 16391e25769SPaul Gortmaker #endif 16491e25769SPaul Gortmaker 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */ 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM*/ 16891e25769SPaul Gortmaker 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */ 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 17291e25769SPaul Gortmaker 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 17591e25769SPaul Gortmaker 17691e25769SPaul Gortmaker /* 17791e25769SPaul Gortmaker * Local Bus LCRR and LBCR regs 17891e25769SPaul Gortmaker * LCRR: DLL bypass, Clock divider is 4 17991e25769SPaul Gortmaker * External Local Bus rate is 18091e25769SPaul Gortmaker * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 18191e25769SPaul Gortmaker */ 1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LCRR (LCRR_DBYP | LCRR_CLKDIV_4) 1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 18491e25769SPaul Gortmaker 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_LB_SDRAM /* if board has SDRAM on local bus */ 18691e25769SPaul Gortmaker 1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_LB_SDRAM 18891e25769SPaul Gortmaker /* Local bus BR2, OR2 definition for SDRAM if soldered on the board*/ 18991e25769SPaul Gortmaker /* 19091e25769SPaul Gortmaker * Base Register 2 and Option Register 2 configure SDRAM. 1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 19291e25769SPaul Gortmaker * 19391e25769SPaul Gortmaker * For BR2, need: 19491e25769SPaul Gortmaker * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 19591e25769SPaul Gortmaker * port-size = 32-bits = BR2[19:20] = 11 19691e25769SPaul Gortmaker * no parity checking = BR2[21:22] = 00 19791e25769SPaul Gortmaker * SDRAM for MSEL = BR2[24:26] = 011 19891e25769SPaul Gortmaker * Valid = BR[31] = 1 19991e25769SPaul Gortmaker * 20091e25769SPaul Gortmaker * 0 4 8 12 16 20 24 28 20191e25769SPaul Gortmaker * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861 20291e25769SPaul Gortmaker * 2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 20491e25769SPaul Gortmaker * FIXME: the top 17 bits of BR2. 20591e25769SPaul Gortmaker */ 20691e25769SPaul Gortmaker 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xF0001861 /* Port-size=32bit, MSEL=SDRAM */ 2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR2_PRELIM 0xF0000000 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000019 /* 64M */ 21091e25769SPaul Gortmaker 21191e25769SPaul Gortmaker /* 2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 21391e25769SPaul Gortmaker * 21491e25769SPaul Gortmaker * For OR2, need: 21591e25769SPaul Gortmaker * 64MB mask for AM, OR2[0:7] = 1111 1100 21691e25769SPaul Gortmaker * XAM, OR2[17:18] = 11 21791e25769SPaul Gortmaker * 9 columns OR2[19-21] = 010 21891e25769SPaul Gortmaker * 13 rows OR2[23-25] = 100 21991e25769SPaul Gortmaker * EAD set for extra time OR[31] = 1 22091e25769SPaul Gortmaker * 22191e25769SPaul Gortmaker * 0 4 8 12 16 20 24 28 22291e25769SPaul Gortmaker * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901 22391e25769SPaul Gortmaker */ 22491e25769SPaul Gortmaker 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xFC006901 22691e25769SPaul Gortmaker 2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */ 2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */ 22991e25769SPaul Gortmaker 23091e25769SPaul Gortmaker /* 23191e25769SPaul Gortmaker * LSDMR masks 23291e25769SPaul Gortmaker */ 2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_RFEN (1 << (31 - 1)) 2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_BSMA1516 (3 << (31 - 10)) 2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_BSMA1617 (4 << (31 - 10)) 2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_RFCR5 (3 << (31 - 16)) 2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_RFCR8 (5 << (31 - 16)) 2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_RFCR16 (7 << (31 - 16)) 2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_PRETOACT3 (3 << (31 - 19)) 2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_PRETOACT6 (5 << (31 - 19)) 2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_PRETOACT7 (7 << (31 - 19)) 2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_ACTTORW3 (3 << (31 - 22)) 2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_ACTTORW7 (7 << (31 - 22)) 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_ACTTORW6 (6 << (31 - 22)) 2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_BL8 (1 << (31 - 23)) 2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_WRC2 (2 << (31 - 27)) 2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_WRC3 (3 << (31 - 27)) 2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_WRC4 (0 << (31 - 27)) 2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_BUFCMD (1 << (31 - 29)) 2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_CL3 (3 << (31 - 31)) 25191e25769SPaul Gortmaker 2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_NORMAL (0 << (31 - 4)) 2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4)) 2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4)) 2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_MRW (3 << (31 - 4)) 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_PRECH (4 << (31 - 4)) 2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_PCHALL (5 << (31 - 4)) 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4)) 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_RWINV (7 << (31 - 4)) 26091e25769SPaul Gortmaker 2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_COMMON ( CONFIG_SYS_LBC_LSDMR_RFEN \ 2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_BSMA1516 \ 2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_RFCR8 \ 2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_PRETOACT6 \ 2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_ACTTORW3 \ 2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_BL8 \ 2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_WRC3 \ 2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_CL3 \ 26991e25769SPaul Gortmaker ) 27091e25769SPaul Gortmaker 27191e25769SPaul Gortmaker /* 27291e25769SPaul Gortmaker * SDRAM Controller configuration sequence. 27391e25769SPaul Gortmaker */ 2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_1 ( CONFIG_SYS_LBC_LSDMR_COMMON \ 2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_OP_PCHALL) 2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_2 ( CONFIG_SYS_LBC_LSDMR_COMMON \ 2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_OP_ARFRSH) 2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_3 ( CONFIG_SYS_LBC_LSDMR_COMMON \ 2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_OP_ARFRSH) 2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_4 ( CONFIG_SYS_LBC_LSDMR_COMMON \ 2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_OP_MRW) 2826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_5 ( CONFIG_SYS_LBC_LSDMR_COMMON \ 2836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_OP_NORMAL) 28491e25769SPaul Gortmaker #endif 28591e25769SPaul Gortmaker 28691e25769SPaul Gortmaker /* 28791e25769SPaul Gortmaker * Serial Port 28891e25769SPaul Gortmaker */ 28991e25769SPaul Gortmaker #define CONFIG_CONS_INDEX 1 29091e25769SPaul Gortmaker #undef CONFIG_SERIAL_SOFTWARE_FIFO 2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 29591e25769SPaul Gortmaker 2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 29791e25769SPaul Gortmaker {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 29891e25769SPaul Gortmaker 2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 30191e25769SPaul Gortmaker 30222d71a71SKim Phillips #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 30391e25769SPaul Gortmaker /* Use the HUSH parser */ 3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 3056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 3066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 30791e25769SPaul Gortmaker #endif 30891e25769SPaul Gortmaker 30991e25769SPaul Gortmaker /* pass open firmware flat tree */ 310e496865eSPaul Gortmaker #define CONFIG_OF_LIBFDT 1 31191e25769SPaul Gortmaker #define CONFIG_OF_BOARD_SETUP 1 3125b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS 1 31391e25769SPaul Gortmaker 31491e25769SPaul Gortmaker /* I2C */ 31591e25769SPaul Gortmaker #define CONFIG_HARD_I2C /* I2C with hardware support*/ 31691e25769SPaul Gortmaker #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 31791e25769SPaul Gortmaker #define CONFIG_FSL_I2C 31891e25769SPaul Gortmaker #define CONFIG_I2C_CMD_TREE 3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 3206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C1_OFFSET 0x3000 3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET 0x3100 3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET CONFIG_SYS_I2C2_OFFSET 32591e25769SPaul Gortmaker /* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SPD_BUS_NUM... */ 32691e25769SPaul Gortmaker 32791e25769SPaul Gortmaker /* TSEC */ 3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 3316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 33291e25769SPaul Gortmaker 33391e25769SPaul Gortmaker /* 33491e25769SPaul Gortmaker * General PCI 33591e25769SPaul Gortmaker * Addresses are mapped 1-1. 33691e25769SPaul Gortmaker */ 3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 3396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 3416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 3426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 3436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 34691e25769SPaul Gortmaker 3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000 3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE 3496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ 3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000 3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE 3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ 3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000 3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ 35691e25769SPaul Gortmaker 35791e25769SPaul Gortmaker #if defined(CONFIG_PCI) 35891e25769SPaul Gortmaker 35991e25769SPaul Gortmaker #define PCI_64BIT 36091e25769SPaul Gortmaker #define PCI_ONE_PCI1 36191e25769SPaul Gortmaker #if defined(PCI_64BIT) 36291e25769SPaul Gortmaker #undef PCI_ALL_PCI1 36391e25769SPaul Gortmaker #undef PCI_TWO_PCI1 36491e25769SPaul Gortmaker #undef PCI_ONE_PCI1 36591e25769SPaul Gortmaker #endif 36691e25769SPaul Gortmaker 36791e25769SPaul Gortmaker #define CONFIG_NET_MULTI 36891e25769SPaul Gortmaker #define CONFIG_PCI_PNP /* do pci plug-and-play */ 36991e25769SPaul Gortmaker 37091e25769SPaul Gortmaker #undef CONFIG_EEPRO100 37191e25769SPaul Gortmaker #undef CONFIG_TULIP 37291e25769SPaul Gortmaker 37391e25769SPaul Gortmaker #if !defined(CONFIG_PCI_PNP) 37491e25769SPaul Gortmaker #define PCI_ENET0_IOADDR 0xFIXME 37591e25769SPaul Gortmaker #define PCI_ENET0_MEMADDR 0xFIXME 37691e25769SPaul Gortmaker #define PCI_IDSEL_NUMBER 0xFIXME 37791e25769SPaul Gortmaker #endif 37891e25769SPaul Gortmaker 37991e25769SPaul Gortmaker #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 38191e25769SPaul Gortmaker 38291e25769SPaul Gortmaker #endif /* CONFIG_PCI */ 38391e25769SPaul Gortmaker 38491e25769SPaul Gortmaker /* 38591e25769SPaul Gortmaker * TSEC configuration 38691e25769SPaul Gortmaker */ 38791e25769SPaul Gortmaker #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 38891e25769SPaul Gortmaker 38991e25769SPaul Gortmaker #if defined(CONFIG_TSEC_ENET) 39091e25769SPaul Gortmaker #ifndef CONFIG_NET_MULTI 39191e25769SPaul Gortmaker #define CONFIG_NET_MULTI 1 39291e25769SPaul Gortmaker #endif 39391e25769SPaul Gortmaker 394255a3577SKim Phillips #define CONFIG_TSEC1 1 395255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 396255a3577SKim Phillips #define CONFIG_TSEC2 1 397255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 39891e25769SPaul Gortmaker #define CONFIG_PHY_BCM5421S 1 39991e25769SPaul Gortmaker #define TSEC1_PHY_ADDR 0x19 40091e25769SPaul Gortmaker #define TSEC2_PHY_ADDR 0x1a 40191e25769SPaul Gortmaker #define TSEC1_PHYIDX 0 40291e25769SPaul Gortmaker #define TSEC2_PHYIDX 0 4033a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 4043a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 40591e25769SPaul Gortmaker 40691e25769SPaul Gortmaker /* Options are: TSEC[0-1] */ 40791e25769SPaul Gortmaker #define CONFIG_ETHPRIME "TSEC0" 40891e25769SPaul Gortmaker 40991e25769SPaul Gortmaker #endif /* CONFIG_TSEC_ENET */ 41091e25769SPaul Gortmaker 41191e25769SPaul Gortmaker /* 41291e25769SPaul Gortmaker * Environment 41391e25769SPaul Gortmaker */ 4146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 4155a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 4166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 4170e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 4180e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 41991e25769SPaul Gortmaker 42091e25769SPaul Gortmaker /* Address and size of Redundant Environment Sector */ 4210e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) 4220e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 42391e25769SPaul Gortmaker 42491e25769SPaul Gortmaker #else 4256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 42693f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4280e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 42991e25769SPaul Gortmaker #endif 43091e25769SPaul Gortmaker 43191e25769SPaul Gortmaker #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 43391e25769SPaul Gortmaker 434866e3089SJon Loeliger 435866e3089SJon Loeliger /* 436079a136cSJon Loeliger * BOOTP options 437079a136cSJon Loeliger */ 438079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 439079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTPATH 440079a136cSJon Loeliger #define CONFIG_BOOTP_GATEWAY 441079a136cSJon Loeliger #define CONFIG_BOOTP_HOSTNAME 442079a136cSJon Loeliger 443079a136cSJon Loeliger 444079a136cSJon Loeliger /* 445866e3089SJon Loeliger * Command line configuration. 446866e3089SJon Loeliger */ 447866e3089SJon Loeliger #include <config_cmd_default.h> 448866e3089SJon Loeliger 449866e3089SJon Loeliger #define CONFIG_CMD_I2C 450866e3089SJon Loeliger #define CONFIG_CMD_MII 451866e3089SJon Loeliger #define CONFIG_CMD_PING 452866e3089SJon Loeliger 45391e25769SPaul Gortmaker #if defined(CONFIG_PCI) 454e496865eSPaul Gortmaker #define CONFIG_CMD_PCI 45591e25769SPaul Gortmaker #endif 45691e25769SPaul Gortmaker 4576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 458*bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 459866e3089SJon Loeliger #undef CONFIG_CMD_LOADS 460866e3089SJon Loeliger #endif 461866e3089SJon Loeliger 46291e25769SPaul Gortmaker 46391e25769SPaul Gortmaker #undef CONFIG_WATCHDOG /* watchdog disabled */ 46491e25769SPaul Gortmaker 46591e25769SPaul Gortmaker /* 46691e25769SPaul Gortmaker * Miscellaneous configurable options 46791e25769SPaul Gortmaker */ 4686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 4696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 4706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 47191e25769SPaul Gortmaker 472866e3089SJon Loeliger #if defined(CONFIG_CMD_KGDB) 4736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 47491e25769SPaul Gortmaker #else 4756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 47691e25769SPaul Gortmaker #endif 47791e25769SPaul Gortmaker 4786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 4796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 4806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 4816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 48291e25769SPaul Gortmaker 48391e25769SPaul Gortmaker /* 48491e25769SPaul Gortmaker * For booting Linux, the board info and command line data 48591e25769SPaul Gortmaker * have to be in the first 8 MB of memory, since this is 48691e25769SPaul Gortmaker * the maximum mapped by the Linux kernel during initialization. 48791e25769SPaul Gortmaker */ 4886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 48991e25769SPaul Gortmaker 4906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */ 49191e25769SPaul Gortmaker 49291e25769SPaul Gortmaker #if 1 /*528/264*/ 4936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 49491e25769SPaul Gortmaker HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 49591e25769SPaul Gortmaker HRCWL_DDR_TO_SCB_CLK_1X1 |\ 49691e25769SPaul Gortmaker HRCWL_CSB_TO_CLKIN |\ 49791e25769SPaul Gortmaker HRCWL_VCO_1X2 |\ 49891e25769SPaul Gortmaker HRCWL_CORE_TO_CSB_2X1) 49991e25769SPaul Gortmaker #elif 0 /*396/132*/ 5006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 50191e25769SPaul Gortmaker HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 50291e25769SPaul Gortmaker HRCWL_DDR_TO_SCB_CLK_1X1 |\ 50391e25769SPaul Gortmaker HRCWL_CSB_TO_CLKIN |\ 50491e25769SPaul Gortmaker HRCWL_VCO_1X4 |\ 50591e25769SPaul Gortmaker HRCWL_CORE_TO_CSB_3X1) 50691e25769SPaul Gortmaker #elif 0 /*264/132*/ 5076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 50891e25769SPaul Gortmaker HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 50991e25769SPaul Gortmaker HRCWL_DDR_TO_SCB_CLK_1X1 |\ 51091e25769SPaul Gortmaker HRCWL_CSB_TO_CLKIN |\ 51191e25769SPaul Gortmaker HRCWL_VCO_1X4 |\ 51291e25769SPaul Gortmaker HRCWL_CORE_TO_CSB_2X1) 51391e25769SPaul Gortmaker #elif 0 /*132/132*/ 5146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 51591e25769SPaul Gortmaker HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 51691e25769SPaul Gortmaker HRCWL_DDR_TO_SCB_CLK_1X1 |\ 51791e25769SPaul Gortmaker HRCWL_CSB_TO_CLKIN |\ 51891e25769SPaul Gortmaker HRCWL_VCO_1X4 |\ 51991e25769SPaul Gortmaker HRCWL_CORE_TO_CSB_1X1) 52091e25769SPaul Gortmaker #elif 0 /*264/264 */ 5216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 52291e25769SPaul Gortmaker HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 52391e25769SPaul Gortmaker HRCWL_DDR_TO_SCB_CLK_1X1 |\ 52491e25769SPaul Gortmaker HRCWL_CSB_TO_CLKIN |\ 52591e25769SPaul Gortmaker HRCWL_VCO_1X4 |\ 52691e25769SPaul Gortmaker HRCWL_CORE_TO_CSB_1X1) 52791e25769SPaul Gortmaker #endif 52891e25769SPaul Gortmaker 52991e25769SPaul Gortmaker #if defined(PCI_64BIT) 5306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 53191e25769SPaul Gortmaker HRCWH_PCI_HOST |\ 53291e25769SPaul Gortmaker HRCWH_64_BIT_PCI |\ 53391e25769SPaul Gortmaker HRCWH_PCI1_ARBITER_ENABLE |\ 53491e25769SPaul Gortmaker HRCWH_PCI2_ARBITER_DISABLE |\ 53591e25769SPaul Gortmaker HRCWH_CORE_ENABLE |\ 53691e25769SPaul Gortmaker HRCWH_FROM_0X00000100 |\ 53791e25769SPaul Gortmaker HRCWH_BOOTSEQ_DISABLE |\ 53891e25769SPaul Gortmaker HRCWH_SW_WATCHDOG_DISABLE |\ 53991e25769SPaul Gortmaker HRCWH_ROM_LOC_LOCAL_16BIT |\ 54091e25769SPaul Gortmaker HRCWH_TSEC1M_IN_GMII |\ 54191e25769SPaul Gortmaker HRCWH_TSEC2M_IN_GMII ) 54291e25769SPaul Gortmaker #else 5436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 54491e25769SPaul Gortmaker HRCWH_PCI_HOST |\ 54591e25769SPaul Gortmaker HRCWH_32_BIT_PCI |\ 54691e25769SPaul Gortmaker HRCWH_PCI1_ARBITER_ENABLE |\ 54791e25769SPaul Gortmaker HRCWH_PCI2_ARBITER_ENABLE |\ 54891e25769SPaul Gortmaker HRCWH_CORE_ENABLE |\ 54991e25769SPaul Gortmaker HRCWH_FROM_0X00000100 |\ 55091e25769SPaul Gortmaker HRCWH_BOOTSEQ_DISABLE |\ 55191e25769SPaul Gortmaker HRCWH_SW_WATCHDOG_DISABLE |\ 55291e25769SPaul Gortmaker HRCWH_ROM_LOC_LOCAL_16BIT |\ 55391e25769SPaul Gortmaker HRCWH_TSEC1M_IN_GMII |\ 55491e25769SPaul Gortmaker HRCWH_TSEC2M_IN_GMII ) 55591e25769SPaul Gortmaker #endif 55691e25769SPaul Gortmaker 55791e25769SPaul Gortmaker /* System IO Config */ 5586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH SICRH_TSOBI1 5596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL SICRL_LDP_A 56091e25769SPaul Gortmaker 5616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 5626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_FINAL HID0_ENABLE_MACHINE_CHECK 56391e25769SPaul Gortmaker 5646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_HID0_FINAL (\ 56591e25769SPaul Gortmaker HID0_ENABLE_INSTRUCTION_CACHE |\ 56691e25769SPaul Gortmaker HID0_ENABLE_M_BIT |\ 56791e25769SPaul Gortmaker HID0_ENABLE_ADDRESS_BROADCAST ) */ 56891e25769SPaul Gortmaker 56991e25769SPaul Gortmaker 5706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 57191e25769SPaul Gortmaker 57231d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 57331d82672SBecky Bruce 57491e25769SPaul Gortmaker /* DDR @ 0x00000000 */ 5756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 5766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 57791e25769SPaul Gortmaker 57891e25769SPaul Gortmaker /* PCI @ 0x80000000 */ 57991e25769SPaul Gortmaker #ifdef CONFIG_PCI 5806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 5816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 5826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 5836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 58491e25769SPaul Gortmaker #else 5856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (0) 5866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (0) 5876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (0) 5886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U (0) 58991e25769SPaul Gortmaker #endif 59091e25769SPaul Gortmaker 59191e25769SPaul Gortmaker #ifdef CONFIG_MPC83XX_PCI2 5926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 5936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 5946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 5956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 59691e25769SPaul Gortmaker #else 5976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (0) 5986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (0) 5996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (0) 6006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (0) 60191e25769SPaul Gortmaker #endif 60291e25769SPaul Gortmaker 60391e25769SPaul Gortmaker /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */ 6046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 6056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | BATU_VS | BATU_VP) 60691e25769SPaul Gortmaker 60791e25769SPaul Gortmaker /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ 6086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE) 6096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP) 61091e25769SPaul Gortmaker 6116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 6126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 61391e25769SPaul Gortmaker 6146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 6156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 6166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 6176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 6186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 6196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 6206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 6216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 6226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 6236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 6246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 6256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 6266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 6286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 63091e25769SPaul Gortmaker 63191e25769SPaul Gortmaker /* 63291e25769SPaul Gortmaker * Internal Definitions 63391e25769SPaul Gortmaker * 63491e25769SPaul Gortmaker * Boot Flags 63591e25769SPaul Gortmaker */ 63691e25769SPaul Gortmaker #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 63791e25769SPaul Gortmaker #define BOOTFLAG_WARM 0x02 /* Software reboot */ 63891e25769SPaul Gortmaker 639866e3089SJon Loeliger #if defined(CONFIG_CMD_KGDB) 64091e25769SPaul Gortmaker #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 64191e25769SPaul Gortmaker #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 64291e25769SPaul Gortmaker #endif 64391e25769SPaul Gortmaker 64491e25769SPaul Gortmaker /* 64591e25769SPaul Gortmaker * Environment Configuration 64691e25769SPaul Gortmaker */ 64791e25769SPaul Gortmaker #define CONFIG_ENV_OVERWRITE 64891e25769SPaul Gortmaker 64991e25769SPaul Gortmaker #if defined(CONFIG_TSEC_ENET) 65010327dc5SAndy Fleming #define CONFIG_HAS_ETH0 65191e25769SPaul Gortmaker #define CONFIG_ETHADDR 00:a0:1e:a0:13:8d 65291e25769SPaul Gortmaker #define CONFIG_HAS_ETH1 65391e25769SPaul Gortmaker #define CONFIG_ETH1ADDR 00:a0:1e:a0:13:8e 65491e25769SPaul Gortmaker #endif 65591e25769SPaul Gortmaker 65691e25769SPaul Gortmaker #define CONFIG_IPADDR 192.168.1.234 65791e25769SPaul Gortmaker 65891e25769SPaul Gortmaker #define CONFIG_HOSTNAME SBC8349 65991e25769SPaul Gortmaker #define CONFIG_ROOTPATH /tftpboot/rootfs 66091e25769SPaul Gortmaker #define CONFIG_BOOTFILE uImage 66191e25769SPaul Gortmaker 66291e25769SPaul Gortmaker #define CONFIG_SERVERIP 192.168.1.1 66391e25769SPaul Gortmaker #define CONFIG_GATEWAYIP 192.168.1.1 66491e25769SPaul Gortmaker #define CONFIG_NETMASK 255.255.255.0 66591e25769SPaul Gortmaker 666b2115757SKim Phillips #define CONFIG_LOADADDR 500000 /* default location for tftp and bootm */ 66791e25769SPaul Gortmaker 66891e25769SPaul Gortmaker #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 66991e25769SPaul Gortmaker #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 67091e25769SPaul Gortmaker 67191e25769SPaul Gortmaker #define CONFIG_BAUDRATE 115200 67291e25769SPaul Gortmaker 67391e25769SPaul Gortmaker #define CONFIG_EXTRA_ENV_SETTINGS \ 67491e25769SPaul Gortmaker "netdev=eth0\0" \ 67591e25769SPaul Gortmaker "hostname=sbc8349\0" \ 67691e25769SPaul Gortmaker "nfsargs=setenv bootargs root=/dev/nfs rw " \ 67791e25769SPaul Gortmaker "nfsroot=${serverip}:${rootpath}\0" \ 67891e25769SPaul Gortmaker "ramargs=setenv bootargs root=/dev/ram rw\0" \ 67991e25769SPaul Gortmaker "addip=setenv bootargs ${bootargs} " \ 68091e25769SPaul Gortmaker "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 68191e25769SPaul Gortmaker ":${hostname}:${netdev}:off panic=1\0" \ 68291e25769SPaul Gortmaker "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ 68391e25769SPaul Gortmaker "flash_nfs=run nfsargs addip addtty;" \ 68491e25769SPaul Gortmaker "bootm ${kernel_addr}\0" \ 68591e25769SPaul Gortmaker "flash_self=run ramargs addip addtty;" \ 68691e25769SPaul Gortmaker "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 68791e25769SPaul Gortmaker "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ 68891e25769SPaul Gortmaker "bootm\0" \ 68991e25769SPaul Gortmaker "load=tftp 100000 /tftpboot/sbc8349/u-boot.bin\0" \ 69091e25769SPaul Gortmaker "update=protect off fff00000 fff3ffff; " \ 69191e25769SPaul Gortmaker "era fff00000 fff3ffff; cp.b 100000 fff00000 ${filesize}\0" \ 692d8ab58b2SDetlev Zundel "upd=run load update\0" \ 69391e25769SPaul Gortmaker "fdtaddr=400000\0" \ 69491e25769SPaul Gortmaker "fdtfile=sbc8349.dtb\0" \ 69591e25769SPaul Gortmaker "" 69691e25769SPaul Gortmaker 69791e25769SPaul Gortmaker #define CONFIG_NFSBOOTCOMMAND \ 69891e25769SPaul Gortmaker "setenv bootargs root=/dev/nfs rw " \ 69991e25769SPaul Gortmaker "nfsroot=$serverip:$rootpath " \ 70091e25769SPaul Gortmaker "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 70191e25769SPaul Gortmaker "console=$consoledev,$baudrate $othbootargs;" \ 70291e25769SPaul Gortmaker "tftp $loadaddr $bootfile;" \ 70391e25769SPaul Gortmaker "tftp $fdtaddr $fdtfile;" \ 70491e25769SPaul Gortmaker "bootm $loadaddr - $fdtaddr" 70591e25769SPaul Gortmaker 70691e25769SPaul Gortmaker #define CONFIG_RAMBOOTCOMMAND \ 70791e25769SPaul Gortmaker "setenv bootargs root=/dev/ram rw " \ 70891e25769SPaul Gortmaker "console=$consoledev,$baudrate $othbootargs;" \ 70991e25769SPaul Gortmaker "tftp $ramdiskaddr $ramdiskfile;" \ 71091e25769SPaul Gortmaker "tftp $loadaddr $bootfile;" \ 71191e25769SPaul Gortmaker "tftp $fdtaddr $fdtfile;" \ 71291e25769SPaul Gortmaker "bootm $loadaddr $ramdiskaddr $fdtaddr" 71391e25769SPaul Gortmaker 71491e25769SPaul Gortmaker #define CONFIG_BOOTCOMMAND "run flash_self" 71591e25769SPaul Gortmaker 71691e25769SPaul Gortmaker #endif /* __CONFIG_H */ 717