13225f34eSBo Shen /* 23225f34eSBo Shen * Configuation settings for the SAMA5D3xEK board. 33225f34eSBo Shen * 43225f34eSBo Shen * Copyright (C) 2012 - 2013 Atmel 53225f34eSBo Shen * 63225f34eSBo Shen * based on at91sam9m10g45ek.h by: 73225f34eSBo Shen * Stelian Pop <stelian@popies.net> 83225f34eSBo Shen * Lead Tech Design <www.leadtechdesign.com> 93225f34eSBo Shen * 101a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 113225f34eSBo Shen */ 123225f34eSBo Shen 133225f34eSBo Shen #ifndef __CONFIG_H 143225f34eSBo Shen #define __CONFIG_H 153225f34eSBo Shen 163225f34eSBo Shen #include <asm/hardware.h> 173225f34eSBo Shen 183225f34eSBo Shen #define CONFIG_SYS_TEXT_BASE 0x26f00000 193225f34eSBo Shen 203225f34eSBo Shen /* ARM asynchronous clock */ 213225f34eSBo Shen #define CONFIG_SYS_AT91_SLOW_CLOCK 32768 223225f34eSBo Shen #define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* from 12 MHz crystal */ 233225f34eSBo Shen 243225f34eSBo Shen #define CONFIG_ARCH_CPU_INIT 253225f34eSBo Shen 26c5e8885aSBo Shen #ifndef CONFIG_SPL_BUILD 273225f34eSBo Shen #define CONFIG_SKIP_LOWLEVEL_INIT 28c5e8885aSBo Shen #endif 29c5e8885aSBo Shen 303225f34eSBo Shen #define CONFIG_BOARD_EARLY_INIT_F 313225f34eSBo Shen #define CONFIG_DISPLAY_CPUINFO 323225f34eSBo Shen 333225f34eSBo Shen #define CONFIG_CMD_BOOTZ 343225f34eSBo Shen #define CONFIG_OF_LIBFDT /* Device Tree support */ 353225f34eSBo Shen 36525049d3SBo Shen #define CONFIG_SYS_GENERIC_BOARD 37525049d3SBo Shen 383225f34eSBo Shen /* general purpose I/O */ 393225f34eSBo Shen #define CONFIG_AT91_GPIO 403225f34eSBo Shen 413225f34eSBo Shen /* serial console */ 423225f34eSBo Shen #define CONFIG_ATMEL_USART 433225f34eSBo Shen #define CONFIG_USART_BASE ATMEL_BASE_DBGU 443225f34eSBo Shen #define CONFIG_USART_ID ATMEL_ID_DBGU 453225f34eSBo Shen 463225f34eSBo Shen /* 473225f34eSBo Shen * This needs to be defined for the OHCI code to work but it is defined as 483225f34eSBo Shen * ATMEL_ID_UHPHS in the CPU specific header files. 493225f34eSBo Shen */ 503225f34eSBo Shen #define ATMEL_ID_UHP ATMEL_ID_UHPHS 513225f34eSBo Shen 523225f34eSBo Shen /* 533225f34eSBo Shen * Specify the clock enable bit in the PMC_SCER register. 543225f34eSBo Shen */ 553225f34eSBo Shen #define ATMEL_PMC_UHP AT91SAM926x_PMC_UHP 563225f34eSBo Shen 573225f34eSBo Shen /* LCD */ 583225f34eSBo Shen #define CONFIG_LCD 593225f34eSBo Shen #define LCD_BPP LCD_COLOR16 603225f34eSBo Shen #define LCD_OUTPUT_BPP 24 613225f34eSBo Shen #define CONFIG_LCD_LOGO 623225f34eSBo Shen #define CONFIG_LCD_INFO 633225f34eSBo Shen #define CONFIG_LCD_INFO_BELOW_LOGO 643225f34eSBo Shen #define CONFIG_SYS_WHITE_ON_BLACK 653225f34eSBo Shen #define CONFIG_ATMEL_HLCD 663225f34eSBo Shen #define CONFIG_ATMEL_LCD_RGB565 673225f34eSBo Shen #define CONFIG_SYS_CONSOLE_IS_IN_ENV 683225f34eSBo Shen 693225f34eSBo Shen /* board specific (not enough SRAM) */ 703225f34eSBo Shen #define CONFIG_SAMA5D3_LCD_BASE 0x23E00000 713225f34eSBo Shen 723225f34eSBo Shen #define CONFIG_BOOTDELAY 3 733225f34eSBo Shen 743225f34eSBo Shen /* 753225f34eSBo Shen * BOOTP options 763225f34eSBo Shen */ 773225f34eSBo Shen #define CONFIG_BOOTP_BOOTFILESIZE 783225f34eSBo Shen #define CONFIG_BOOTP_BOOTPATH 793225f34eSBo Shen #define CONFIG_BOOTP_GATEWAY 803225f34eSBo Shen #define CONFIG_BOOTP_HOSTNAME 813225f34eSBo Shen 82d6b79434SBo Shen /* NOR flash */ 83d6b79434SBo Shen #define CONFIG_CMD_FLASH 84d6b79434SBo Shen 85d6b79434SBo Shen #ifdef CONFIG_CMD_FLASH 86d6b79434SBo Shen #define CONFIG_FLASH_CFI_DRIVER 87d6b79434SBo Shen #define CONFIG_SYS_FLASH_CFI 88d6b79434SBo Shen #define CONFIG_SYS_FLASH_PROTECTION 89d6b79434SBo Shen #define CONFIG_SYS_FLASH_BASE 0x10000000 90d6b79434SBo Shen #define CONFIG_SYS_MAX_FLASH_SECT 131 91d6b79434SBo Shen #define CONFIG_SYS_MAX_FLASH_BANKS 1 92d6b79434SBo Shen #else 933225f34eSBo Shen #define CONFIG_SYS_NO_FLASH 94d6b79434SBo Shen #endif 953225f34eSBo Shen 963225f34eSBo Shen /* 973225f34eSBo Shen * Command line configuration. 983225f34eSBo Shen */ 993225f34eSBo Shen #include <config_cmd_default.h> 1003225f34eSBo Shen #undef CONFIG_CMD_FPGA 1013225f34eSBo Shen #undef CONFIG_CMD_IMI 1023225f34eSBo Shen #undef CONFIG_CMD_LOADS 1033225f34eSBo Shen #define CONFIG_CMD_PING 1043225f34eSBo Shen #define CONFIG_CMD_DHCP 1053225f34eSBo Shen 1063225f34eSBo Shen /* SDRAM */ 1073225f34eSBo Shen #define CONFIG_NR_DRAM_BANKS 1 1083225f34eSBo Shen #define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_DDRCS 1093225f34eSBo Shen #define CONFIG_SYS_SDRAM_SIZE 0x20000000 1103225f34eSBo Shen 111c5e8885aSBo Shen #ifdef CONFIG_SPL_BUILD 112c5e8885aSBo Shen #define CONFIG_SYS_INIT_SP_ADDR 0x310000 113c5e8885aSBo Shen #else 1143225f34eSBo Shen #define CONFIG_SYS_INIT_SP_ADDR \ 1153225f34eSBo Shen (CONFIG_SYS_SDRAM_BASE + 4 * 1024 - GENERATED_GBL_DATA_SIZE) 116c5e8885aSBo Shen #endif 1173225f34eSBo Shen 1183225f34eSBo Shen /* SerialFlash */ 1193225f34eSBo Shen #define CONFIG_CMD_SF 1203225f34eSBo Shen 1213225f34eSBo Shen #ifdef CONFIG_CMD_SF 1223225f34eSBo Shen #define CONFIG_ATMEL_SPI 1233225f34eSBo Shen #define CONFIG_SPI_FLASH 1243225f34eSBo Shen #define CONFIG_SPI_FLASH_ATMEL 1253225f34eSBo Shen #define CONFIG_SF_DEFAULT_SPEED 30000000 1263225f34eSBo Shen #endif 1273225f34eSBo Shen 1283225f34eSBo Shen /* NAND flash */ 1293225f34eSBo Shen #define CONFIG_CMD_NAND 1303225f34eSBo Shen 1313225f34eSBo Shen #ifdef CONFIG_CMD_NAND 1323225f34eSBo Shen #define CONFIG_NAND_ATMEL 1333225f34eSBo Shen #define CONFIG_SYS_MAX_NAND_DEVICE 1 1343225f34eSBo Shen #define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3 1353225f34eSBo Shen /* our ALE is AD21 */ 1363225f34eSBo Shen #define CONFIG_SYS_NAND_MASK_ALE (1 << 21) 1373225f34eSBo Shen /* our CLE is AD22 */ 1383225f34eSBo Shen #define CONFIG_SYS_NAND_MASK_CLE (1 << 22) 1393225f34eSBo Shen #define CONFIG_SYS_NAND_ONFI_DETECTION 1403225f34eSBo Shen /* PMECC & PMERRLOC */ 1413225f34eSBo Shen #define CONFIG_ATMEL_NAND_HWECC 1423225f34eSBo Shen #define CONFIG_ATMEL_NAND_HW_PMECC 1433225f34eSBo Shen #define CONFIG_PMECC_CAP 4 1443225f34eSBo Shen #define CONFIG_PMECC_SECTOR_SIZE 512 1453225f34eSBo Shen #define CONFIG_CMD_NAND_TRIMFFS 1463225f34eSBo Shen #endif 1473225f34eSBo Shen 1483225f34eSBo Shen /* Ethernet Hardware */ 1493225f34eSBo Shen #define CONFIG_MACB 1503225f34eSBo Shen #define CONFIG_RMII 1513225f34eSBo Shen #define CONFIG_NET_RETRY_COUNT 20 1523225f34eSBo Shen #define CONFIG_MACB_SEARCH_PHY 153e08d6f3aSBo Shen #define CONFIG_RGMII 154e08d6f3aSBo Shen #define CONFIG_CMD_MII 155e08d6f3aSBo Shen #define CONFIG_PHYLIB 156e08d6f3aSBo Shen #define CONFIG_PHY_MICREL 157e08d6f3aSBo Shen #define CONFIG_PHY_MICREL_KSZ9021 1583225f34eSBo Shen 1593225f34eSBo Shen /* MMC */ 1603225f34eSBo Shen #define CONFIG_CMD_MMC 1613225f34eSBo Shen 1623225f34eSBo Shen #ifdef CONFIG_CMD_MMC 1633225f34eSBo Shen #define CONFIG_MMC 1643225f34eSBo Shen #define CONFIG_GENERIC_MMC 1653225f34eSBo Shen #define CONFIG_GENERIC_ATMEL_MCI 1663225f34eSBo Shen #define ATMEL_BASE_MMCI ATMEL_BASE_MCI0 1673225f34eSBo Shen #endif 1683225f34eSBo Shen 1693225f34eSBo Shen /* USB */ 1703225f34eSBo Shen #define CONFIG_CMD_USB 1713225f34eSBo Shen 1723225f34eSBo Shen #ifdef CONFIG_CMD_USB 1733225f34eSBo Shen #define CONFIG_USB_ATMEL 174dcd2f1a0SBo Shen #define CONFIG_USB_ATMEL_CLK_SEL_UPLL 1753225f34eSBo Shen #define CONFIG_USB_OHCI_NEW 1763225f34eSBo Shen #define CONFIG_SYS_USB_OHCI_CPU_INIT 1773225f34eSBo Shen #define CONFIG_SYS_USB_OHCI_REGS_BASE ATMEL_BASE_OHCI 1783225f34eSBo Shen #define CONFIG_SYS_USB_OHCI_SLOT_NAME "sama5d3" 1793225f34eSBo Shen #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 3 1803225f34eSBo Shen #define CONFIG_DOS_PARTITION 1813225f34eSBo Shen #define CONFIG_USB_STORAGE 1823225f34eSBo Shen #endif 1833225f34eSBo Shen 1843668ce3cSBo Shen /* USB device */ 1853668ce3cSBo Shen #define CONFIG_USB_GADGET 1863668ce3cSBo Shen #define CONFIG_USB_GADGET_DUALSPEED 1873668ce3cSBo Shen #define CONFIG_USB_GADGET_ATMEL_USBA 1883668ce3cSBo Shen #define CONFIG_USB_ETHER 1893668ce3cSBo Shen #define CONFIG_USB_ETH_RNDIS 1903668ce3cSBo Shen #define CONFIG_USBNET_MANUFACTURER "Atmel SAMA5D3xEK" 1913668ce3cSBo Shen 1923225f34eSBo Shen #if defined(CONFIG_CMD_USB) || defined(CONFIG_CMD_MMC) 1933225f34eSBo Shen #define CONFIG_CMD_FAT 1943225f34eSBo Shen #endif 1953225f34eSBo Shen 1963225f34eSBo Shen #define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */ 1973225f34eSBo Shen 1983225f34eSBo Shen #ifdef CONFIG_SYS_USE_SERIALFLASH 1993225f34eSBo Shen /* bootstrap + u-boot + env + linux in serial flash */ 2003225f34eSBo Shen #define CONFIG_ENV_IS_IN_SPI_FLASH 2013225f34eSBo Shen #define CONFIG_ENV_OFFSET 0x5000 2023225f34eSBo Shen #define CONFIG_ENV_SIZE 0x3000 2033225f34eSBo Shen #define CONFIG_ENV_SECT_SIZE 0x1000 2043225f34eSBo Shen #define CONFIG_BOOTCOMMAND "sf probe 0; " \ 2053225f34eSBo Shen "sf read 0x22000000 0x42000 0x300000; " \ 2063225f34eSBo Shen "bootm 0x22000000" 2073225f34eSBo Shen #elif CONFIG_SYS_USE_NANDFLASH 2083225f34eSBo Shen /* bootstrap + u-boot + env in nandflash */ 2093225f34eSBo Shen #define CONFIG_ENV_IS_IN_NAND 2103225f34eSBo Shen #define CONFIG_ENV_OFFSET 0xc0000 2113225f34eSBo Shen #define CONFIG_ENV_OFFSET_REDUND 0x100000 2123225f34eSBo Shen #define CONFIG_ENV_SIZE 0x20000 2133225f34eSBo Shen #define CONFIG_BOOTCOMMAND "nand read 0x21000000 0x180000 0x80000;" \ 2143225f34eSBo Shen "nand read 0x22000000 0x200000 0x600000;" \ 2153225f34eSBo Shen "bootm 0x22000000 - 0x21000000" 2163225f34eSBo Shen #elif CONFIG_SYS_USE_MMC 2173225f34eSBo Shen /* bootstrap + u-boot + env in sd card */ 2183225f34eSBo Shen #define CONFIG_ENV_IS_IN_MMC 2193225f34eSBo Shen #define CONFIG_ENV_OFFSET 0x2000 2203225f34eSBo Shen #define CONFIG_ENV_SIZE 0x1000 2213225f34eSBo Shen #define CONFIG_BOOTCOMMAND "fatload mmc 0:1 0x21000000 dtb; " \ 2223225f34eSBo Shen "fatload mmc 0:1 0x22000000 uImage; " \ 2233225f34eSBo Shen "bootm 0x22000000 - 0x21000000" 2243225f34eSBo Shen #define CONFIG_SYS_MMC_ENV_DEV 0 2253225f34eSBo Shen #else 226a4c79b3aSBo Shen #define CONFIG_ENV_IS_NOWHERE 2273225f34eSBo Shen #endif 2283225f34eSBo Shen 2293225f34eSBo Shen #ifdef CONFIG_SYS_USE_MMC 2303225f34eSBo Shen #define CONFIG_BOOTARGS \ 2313225f34eSBo Shen "console=ttyS0,115200 earlyprintk " \ 2323225f34eSBo Shen "root=/dev/mmcblk0p2 rw rootwait" 2333225f34eSBo Shen #else 2343225f34eSBo Shen #define CONFIG_BOOTARGS \ 2353225f34eSBo Shen "console=ttyS0,115200 earlyprintk " \ 2363225f34eSBo Shen "mtdparts=atmel_nand:256k(bootstrap)ro,512k(uboot)ro," \ 2373225f34eSBo Shen "256K(env),256k(evn_redundent),256k(spare)," \ 2383225f34eSBo Shen "512k(dtb),6M(kernel)ro,-(rootfs) " \ 2393225f34eSBo Shen "rootfstype=ubifs ubi.mtd=7 root=ubi0:rootfs" 2403225f34eSBo Shen #endif 2413225f34eSBo Shen 2423225f34eSBo Shen #define CONFIG_BAUDRATE 115200 2433225f34eSBo Shen 2443225f34eSBo Shen #define CONFIG_SYS_PROMPT "U-Boot> " 2453225f34eSBo Shen #define CONFIG_SYS_CBSIZE 256 2463225f34eSBo Shen #define CONFIG_SYS_MAXARGS 16 2473225f34eSBo Shen #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 2483225f34eSBo Shen sizeof(CONFIG_SYS_PROMPT) + 16) 2493225f34eSBo Shen #define CONFIG_SYS_LONGHELP 2503225f34eSBo Shen #define CONFIG_CMDLINE_EDITING 2513225f34eSBo Shen #define CONFIG_AUTO_COMPLETE 2523225f34eSBo Shen #define CONFIG_SYS_HUSH_PARSER 2533225f34eSBo Shen 2543225f34eSBo Shen /* Size of malloc() pool */ 2553225f34eSBo Shen #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) 2563225f34eSBo Shen 257c5e8885aSBo Shen /* SPL */ 258c5e8885aSBo Shen #define CONFIG_SPL_FRAMEWORK 259c5e8885aSBo Shen #define CONFIG_SPL_TEXT_BASE 0x300000 260c5e8885aSBo Shen #define CONFIG_SPL_MAX_SIZE 0x10000 261c5e8885aSBo Shen #define CONFIG_SPL_BSS_START_ADDR 0x20000000 262c5e8885aSBo Shen #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 263c5e8885aSBo Shen #define CONFIG_SYS_SPL_MALLOC_START 0x20080000 264c5e8885aSBo Shen #define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000 265c5e8885aSBo Shen 266c5e8885aSBo Shen #define CONFIG_SPL_LIBCOMMON_SUPPORT 267c5e8885aSBo Shen #define CONFIG_SPL_LIBGENERIC_SUPPORT 268c5e8885aSBo Shen #define CONFIG_SPL_GPIO_SUPPORT 269c5e8885aSBo Shen #define CONFIG_SPL_SERIAL_SUPPORT 270c5e8885aSBo Shen 271c5e8885aSBo Shen #define CONFIG_SPL_BOARD_INIT 2728a45b0baSBo Shen #define CONFIG_SYS_MONITOR_LEN (512 << 10) 2738a45b0baSBo Shen 274c5e8885aSBo Shen #ifdef CONFIG_SYS_USE_MMC 275c5e8885aSBo Shen #define CONFIG_SPL_LDSCRIPT arch/arm/cpu/at91-common/u-boot-spl.lds 276c5e8885aSBo Shen #define CONFIG_SPL_MMC_SUPPORT 277c5e8885aSBo Shen #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x400 278c5e8885aSBo Shen #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x200 279*205b4f33SGuillaume GARDET #define CONFIG_SYS_MMC_SD_FS_BOOT_PARTITION 1 280*205b4f33SGuillaume GARDET #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img" 281c5e8885aSBo Shen #define CONFIG_SPL_FAT_SUPPORT 282c5e8885aSBo Shen #define CONFIG_SPL_LIBDISK_SUPPORT 2838a45b0baSBo Shen 28427019e4aSBo Shen #elif CONFIG_SYS_USE_NANDFLASH 28527019e4aSBo Shen #define CONFIG_SPL_NAND_SUPPORT 28627019e4aSBo Shen #define CONFIG_SPL_NAND_DRIVERS 28727019e4aSBo Shen #define CONFIG_SPL_NAND_BASE 28827019e4aSBo Shen #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000 28927019e4aSBo Shen #define CONFIG_SYS_NAND_5_ADDR_CYCLE 29027019e4aSBo Shen #define CONFIG_SYS_NAND_PAGE_SIZE 0x800 29127019e4aSBo Shen #define CONFIG_SYS_NAND_PAGE_COUNT 64 29227019e4aSBo Shen #define CONFIG_SYS_NAND_OOBSIZE 64 29327019e4aSBo Shen #define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000 29427019e4aSBo Shen #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0x0 295e166a831SAndreas Bießmann #define CONFIG_SPL_GENERATE_ATMEL_PMECC_HEADER 29627019e4aSBo Shen 2978a45b0baSBo Shen #elif CONFIG_SYS_USE_SERIALFLASH 2988a45b0baSBo Shen #define CONFIG_SPL_SPI_SUPPORT 2998a45b0baSBo Shen #define CONFIG_SPL_SPI_FLASH_SUPPORT 3008a45b0baSBo Shen #define CONFIG_SPL_SPI_LOAD 3018a45b0baSBo Shen #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8400 3028a45b0baSBo Shen 303c5e8885aSBo Shen #endif 304c5e8885aSBo Shen 3053225f34eSBo Shen #endif 306