199744b7eSPhil Edworthy /* 299744b7eSPhil Edworthy * Configuation settings for the Renesas RSK2+SH7269 board 399744b7eSPhil Edworthy * 499744b7eSPhil Edworthy * Copyright (C) 2012 Renesas Electronics Europe Ltd. 599744b7eSPhil Edworthy * Copyright (C) 2012 Phil Edworthy 699744b7eSPhil Edworthy * 71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 899744b7eSPhil Edworthy */ 999744b7eSPhil Edworthy 1099744b7eSPhil Edworthy #ifndef __RSK7269_H 1199744b7eSPhil Edworthy #define __RSK7269_H 1299744b7eSPhil Edworthy 1399744b7eSPhil Edworthy #define CONFIG_CPU_SH7269 1 1499744b7eSPhil Edworthy #define CONFIG_RSK7269 1 1599744b7eSPhil Edworthy 16*18a40e84SVladimir Zapolskiy #define CONFIG_DISPLAY_BOARDINFO 17*18a40e84SVladimir Zapolskiy 1899744b7eSPhil Edworthy #define CONFIG_SYS_BAUDRATE_TABLE { CONFIG_BAUDRATE } 1999744b7eSPhil Edworthy 2099744b7eSPhil Edworthy #define CONFIG_SYS_LONGHELP /* undef to save memory */ 2199744b7eSPhil Edworthy #define CONFIG_SYS_PBSIZE 256 /* Print Buffer Size */ 2299744b7eSPhil Edworthy 2399744b7eSPhil Edworthy /* Serial */ 2499744b7eSPhil Edworthy #define CONFIG_CONS_SCIF7 2599744b7eSPhil Edworthy 2699744b7eSPhil Edworthy /* Memory */ 2799744b7eSPhil Edworthy /* u-boot relocated to top 256KB of ram */ 2899744b7eSPhil Edworthy #define CONFIG_SYS_TEXT_BASE 0x0DFC0000 2999744b7eSPhil Edworthy #define CONFIG_SYS_SDRAM_BASE 0x0C000000 3099744b7eSPhil Edworthy #define CONFIG_SYS_SDRAM_SIZE (32 * 1024 * 1024) 3199744b7eSPhil Edworthy 3299744b7eSPhil Edworthy #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE 3399744b7eSPhil Edworthy #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - 0x100000) 3499744b7eSPhil Edworthy #define CONFIG_SYS_MALLOC_LEN (256 * 1024) 3599744b7eSPhil Edworthy #define CONFIG_SYS_MONITOR_LEN (128 * 1024) 3699744b7eSPhil Edworthy #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 4*1024*1024) 3799744b7eSPhil Edworthy 3899744b7eSPhil Edworthy /* NOR Flash */ 3999744b7eSPhil Edworthy #define CONFIG_FLASH_CFI_DRIVER 4099744b7eSPhil Edworthy #define CONFIG_SYS_FLASH_CFI 4199744b7eSPhil Edworthy #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 4299744b7eSPhil Edworthy #define CONFIG_SYS_FLASH_BASE 0x20000000 /* Non-cached */ 4399744b7eSPhil Edworthy #define CONFIG_SYS_MAX_FLASH_BANKS 1 4499744b7eSPhil Edworthy #define CONFIG_SYS_MAX_FLASH_SECT 512 4599744b7eSPhil Edworthy 4699744b7eSPhil Edworthy #define CONFIG_ENV_OFFSET (128 * 1024) 4799744b7eSPhil Edworthy #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET) 4899744b7eSPhil Edworthy #define CONFIG_ENV_SECT_SIZE (64 * 1024) 4999744b7eSPhil Edworthy #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE 5099744b7eSPhil Edworthy 5199744b7eSPhil Edworthy /* Board Clock */ 5299744b7eSPhil Edworthy #define CONFIG_SYS_CLK_FREQ 66125000 53684a501eSNobuhiro Iwamatsu #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ 54684a501eSNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ 5599744b7eSPhil Edworthy #define CMT_CLK_DIVIDER 32 /* 8 (default), 32, 128 or 512 */ 568f0960e8SNobuhiro Iwamatsu #define CONFIG_SH_CMT_CLK_FREQ (CONFIG_SYS_CLK_FREQ / CMT_CLK_DIVIDER) 5799744b7eSPhil Edworthy 5899744b7eSPhil Edworthy /* Network interface */ 5999744b7eSPhil Edworthy #define CONFIG_SMC911X 6099744b7eSPhil Edworthy #define CONFIG_SMC911X_16_BIT 6199744b7eSPhil Edworthy #define CONFIG_SMC911X_BASE 0x24000000 6299744b7eSPhil Edworthy 6399744b7eSPhil Edworthy #endif /* __RSK7269_H */ 64