1 /* 2 * Configuation settings for the Renesas Technology RSK 7203 3 * 4 * Copyright (C) 2008 Nobuhiro Iwamatsu 5 * Copyright (C) 2008 Renesas Solutions Corp. 6 * 7 * SPDX-License-Identifier: GPL-2.0+ 8 */ 9 10 #ifndef __RSK7203_H 11 #define __RSK7203_H 12 13 #undef DEBUG 14 #define CONFIG_SH2 1 15 #define CONFIG_SH2A 1 16 #define CONFIG_CPU_SH7203 1 17 #define CONFIG_RSK7203 1 18 19 #define CONFIG_CMD_FLASH 20 #define CONFIG_CMD_NET 21 #define CONFIG_CMD_NFS 22 #define CONFIG_CMD_PING 23 #define CONFIG_CMD_SAVEENV 24 #define CONFIG_CMD_SDRAM 25 #define CONFIG_CMD_MEMORY 26 #define CONFIG_CMD_CACHE 27 28 #define CONFIG_BAUDRATE 115200 29 #define CONFIG_BOOTARGS "console=ttySC0,115200" 30 #define CONFIG_LOADADDR 0x0C100000 /* RSK7203_SDRAM_BASE + 1MB */ 31 32 #define CONFIG_VERSION_VARIABLE 33 #undef CONFIG_SHOW_BOOT_PROGRESS 34 35 /* MEMORY */ 36 #define RSK7203_SDRAM_BASE 0x0C000000 37 #define RSK7203_FLASH_BASE_1 0x20000000 /* Non cache */ 38 #define RSK7203_FLASH_BANK_SIZE (4 * 1024 * 1024) 39 40 #define CONFIG_SYS_TEXT_BASE 0x0C7C0000 41 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 42 #define CONFIG_SYS_CBSIZE 256 /* Buffer size for input from the Console */ 43 #define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */ 44 #define CONFIG_SYS_MAXARGS 16 /* max args accepted for monitor commands */ 45 /* Buffer size for Boot Arguments passed to kernel */ 46 #define CONFIG_SYS_BARGSIZE 512 47 /* List of legal baudrate settings for this board */ 48 #define CONFIG_SYS_BAUDRATE_TABLE { 115200 } 49 50 /* SCIF */ 51 #define CONFIG_SCIF_CONSOLE 1 52 #define CONFIG_CONS_SCIF0 1 53 54 #define CONFIG_SYS_MEMTEST_START RSK7203_SDRAM_BASE 55 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (3 * 1024 * 1024)) 56 57 #define CONFIG_SYS_SDRAM_BASE RSK7203_SDRAM_BASE 58 #define CONFIG_SYS_SDRAM_SIZE (32 * 1024 * 1024) 59 60 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 1024 * 1024) 61 #define CONFIG_SYS_MONITOR_BASE RSK7203_FLASH_BASE_1 62 #define CONFIG_SYS_MONITOR_LEN (128 * 1024) 63 #define CONFIG_SYS_MALLOC_LEN (256 * 1024) 64 #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024) 65 66 /* FLASH */ 67 #define CONFIG_FLASH_CFI_DRIVER 68 #define CONFIG_SYS_FLASH_CFI 69 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 70 #undef CONFIG_SYS_FLASH_QUIET_TEST 71 #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ 72 #define CONFIG_SYS_FLASH_BASE RSK7203_FLASH_BASE_1 73 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } 74 #define CONFIG_SYS_MAX_FLASH_SECT 64 75 #define CONFIG_SYS_MAX_FLASH_BANKS 1 76 77 #define CONFIG_ENV_IS_IN_FLASH 78 #define CONFIG_ENV_SECT_SIZE (64 * 1024) 79 #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE 80 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 81 #define CONFIG_SYS_FLASH_ERASE_TOUT 12000 82 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 83 84 /* Board Clock */ 85 #define CONFIG_SYS_CLK_FREQ 33333333 86 #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ 87 #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ 88 #define CMT_CLK_DIVIDER 32 /* 8 (default), 32, 128 or 512 */ 89 #define CONFIG_SYS_HZ (CONFIG_SYS_CLK_FREQ / CMT_CLK_DIVIDER) 90 91 /* Network interface */ 92 #define CONFIG_SMC911X 93 #define CONFIG_SMC911X_16_BIT 94 #define CONFIG_SMC911X_BASE (0x24000000) 95 96 #endif /* __RSK7203_H */ 97