1c133c1fbSYusuke Goda /* 2c133c1fbSYusuke Goda * Configuation settings for the Renesas R7780MP board 3c133c1fbSYusuke Goda * 4ec39d479SNobuhiro Iwamatsu * Copyright (C) 2007,2008 Nobuhiro Iwamatsu <iwamatsu@nigauri.org> 5c133c1fbSYusuke Goda * Copyright (C) 2008 Yusuke Goda <goda.yusuke@renesas.com> 6c133c1fbSYusuke Goda * 71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 8c133c1fbSYusuke Goda */ 9c133c1fbSYusuke Goda 10c133c1fbSYusuke Goda #ifndef __R7780RP_H 11c133c1fbSYusuke Goda #define __R7780RP_H 12c133c1fbSYusuke Goda 13c133c1fbSYusuke Goda #define CONFIG_CPU_SH7780 1 14c133c1fbSYusuke Goda #define CONFIG_R7780MP 1 156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_R7780MP_OLD_FLASH 1 16ec39d479SNobuhiro Iwamatsu #define __LITTLE_ENDIAN__ 1 17c133c1fbSYusuke Goda 1818a40e84SVladimir Zapolskiy #define CONFIG_DISPLAY_BOARDINFO 1918a40e84SVladimir Zapolskiy 20c133c1fbSYusuke Goda #define CONFIG_CONS_SCIF0 1 21c133c1fbSYusuke Goda 22c133c1fbSYusuke Goda #define CONFIG_ENV_OVERWRITE 1 23c133c1fbSYusuke Goda 24913c8910SNobuhiro Iwamatsu #define CONFIG_SYS_TEXT_BASE 0x0FFC0000 256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE (0x08000000) 266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE (128 * 1024 * 1024) 27c133c1fbSYusuke Goda 286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP 296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE 256 30c133c1fbSYusuke Goda 316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE) 3214d0a02aSWolfgang Denk #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - 0x100000) 33c133c1fbSYusuke Goda 34ec39d479SNobuhiro Iwamatsu /* Flash board support */ 356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE (0xA0000000) 366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_R7780MP_OLD_FLASH 37ec39d479SNobuhiro Iwamatsu /* NOR Flash (S29PL127J60TFI130) */ 386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT 396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MAX_FLASH_BANKS (2) 406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MAX_FLASH_SECT 270 416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\ 426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_FLASH_BASE + 0x100000,\ 436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_FLASH_BASE + 0x400000,\ 446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_FLASH_BASE + 0x700000, } 456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #else /* CONFIG_SYS_R7780MP_OLD_FLASH */ 46ec39d479SNobuhiro Iwamatsu /* NOR Flash (Spantion S29GL256P) */ 476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MAX_FLASH_BANKS (1) 486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MAX_FLASH_SECT 256 496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } 506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_SYS_R7780MP_OLD_FLASH */ 51c133c1fbSYusuke Goda 526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 4 * 1024 * 1024) 53c133c1fbSYusuke Goda /* Address of u-boot image in Flash */ 546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE) 556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) 56c133c1fbSYusuke Goda /* Size of DRAM reserved for malloc() use */ 576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (1204 * 1024) 58c133c1fbSYusuke Goda 596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024) 606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RX_ETH_BUFFER (8) 61c133c1fbSYusuke Goda 626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 6300b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CFI_BROKEN_TABLE 656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_QUIET_TEST 66c133c1fbSYusuke Goda /* print 'E' for empty sector on flinfo */ 676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 68c133c1fbSYusuke Goda 690e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE (256 * 1024) 700e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE) 716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 74c133c1fbSYusuke Goda 75c133c1fbSYusuke Goda /* Board Clock */ 76c133c1fbSYusuke Goda #define CONFIG_SYS_CLK_FREQ 33333333 77684a501eSNobuhiro Iwamatsu #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ 78684a501eSNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ 79be45c632SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TMU_CLK_DIV 4 80c133c1fbSYusuke Goda 81c133c1fbSYusuke Goda /* PCI Controller */ 82c133c1fbSYusuke Goda #if defined(CONFIG_CMD_PCI) 83c133c1fbSYusuke Goda #define CONFIG_SH4_PCI 84ab8f4d40SNobuhiro Iwamatsu #define CONFIG_SH7780_PCI 8506b18163SYoshihiro Shimoda #define CONFIG_SH7780_PCI_LSR 0x07f00001 8606b18163SYoshihiro Shimoda #define CONFIG_SH7780_PCI_LAR CONFIG_SYS_SDRAM_SIZE 8706b18163SYoshihiro Shimoda #define CONFIG_SH7780_PCI_BAR CONFIG_SYS_SDRAM_SIZE 88c133c1fbSYusuke Goda #define CONFIG_PCI_SCAN_SHOW 1 89c133c1fbSYusuke Goda #define __mem_pci 90c133c1fbSYusuke Goda 91c133c1fbSYusuke Goda #define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */ 92c133c1fbSYusuke Goda #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS 93c133c1fbSYusuke Goda #define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */ 94c133c1fbSYusuke Goda 95c133c1fbSYusuke Goda #define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */ 96c133c1fbSYusuke Goda #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS 97c133c1fbSYusuke Goda #define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */ 9804366d07SNobuhiro Iwamatsu #define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE 9904366d07SNobuhiro Iwamatsu #define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE 10004366d07SNobuhiro Iwamatsu #define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE 101c133c1fbSYusuke Goda #endif /* CONFIG_CMD_PCI */ 102c133c1fbSYusuke Goda 103c133c1fbSYusuke Goda #if defined(CONFIG_CMD_NET) 104c7c1dbbfSMarcel Ziswiler /* AX88796L Support(NE2000 base chip) */ 105c133c1fbSYusuke Goda #define CONFIG_DRIVER_AX88796L 106c133c1fbSYusuke Goda #define CONFIG_DRIVER_NE2000_BASE 0xA4100000 107c133c1fbSYusuke Goda #endif 108c133c1fbSYusuke Goda 109c133c1fbSYusuke Goda /* Compact flash Support */ 110*fc843a02SSimon Glass #if defined(CONFIG_IDE) 111c133c1fbSYusuke Goda #define CONFIG_IDE_RESET 1 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIO_MODE 1 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */ 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXDEVICE 1 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_BASE_ADDR 0xb4000000 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */ 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_DATA_OFFSET 0x1000 /* data reg offset */ 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_REG_OFFSET 0x1000 /* reg offset */ 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_ALT_OFFSET 0x800 /* alternate register offset */ 120f2a37fcdSAlbert Aribaud #define CONFIG_IDE_SWAP_IO 121*fc843a02SSimon Glass #endif /* CONFIG_IDE */ 122c133c1fbSYusuke Goda 123c133c1fbSYusuke Goda #endif /* __R7780RP_H */ 124