xref: /rk3399_rockchip-uboot/include/configs/r2dplus.h (revision 18a40e8470246da3ee4cdef721524140f54cc6c9)
1f5e2466fSNobuhiro Iwamatsu #ifndef __CONFIG_H
2f5e2466fSNobuhiro Iwamatsu #define __CONFIG_H
3f5e2466fSNobuhiro Iwamatsu 
4f5e2466fSNobuhiro Iwamatsu #define CONFIG_CPU_SH7751	1
5f5e2466fSNobuhiro Iwamatsu #define CONFIG_CPU_SH_TYPE_R	1
6f5e2466fSNobuhiro Iwamatsu #define CONFIG_R2DPLUS		1
7f5e2466fSNobuhiro Iwamatsu #define __LITTLE_ENDIAN__	1
8f5e2466fSNobuhiro Iwamatsu 
9*18a40e84SVladimir Zapolskiy #define CONFIG_DISPLAY_BOARDINFO
10*18a40e84SVladimir Zapolskiy 
11f5e2466fSNobuhiro Iwamatsu /*
12f5e2466fSNobuhiro Iwamatsu  * Command line configuration.
13f5e2466fSNobuhiro Iwamatsu  */
14f5e2466fSNobuhiro Iwamatsu #define CONFIG_CMD_PCI
15f5e2466fSNobuhiro Iwamatsu #define CONFIG_CMD_IDE
16f5e2466fSNobuhiro Iwamatsu #define CONFIG_DOS_PARTITION
17c8d47279SNobuhiro Iwamatsu #define CONFIG_CMD_SH_ZIMAGEBOOT
18f5e2466fSNobuhiro Iwamatsu 
19f5e2466fSNobuhiro Iwamatsu /* SCIF */
206c58a030SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SCIF_CONSOLE	1
21f5e2466fSNobuhiro Iwamatsu #define CONFIG_BAUDRATE		115200
22f5e2466fSNobuhiro Iwamatsu #define CONFIG_CONS_SCIF1	1
239660e442SHelmut Raiger #define CONFIG_BOARD_LATE_INIT
24f5e2466fSNobuhiro Iwamatsu 
25f5e2466fSNobuhiro Iwamatsu #define CONFIG_BOOTARGS		"console=ttySC0,115200"
26f5e2466fSNobuhiro Iwamatsu #define CONFIG_ENV_OVERWRITE	1
27f5e2466fSNobuhiro Iwamatsu 
28f5e2466fSNobuhiro Iwamatsu /* SDRAM */
2976527047SVladimir Zapolskiy #define CONFIG_SYS_SDRAM_BASE		0x8C000000
3076527047SVladimir Zapolskiy #define CONFIG_SYS_SDRAM_SIZE		0x04000000
31f5e2466fSNobuhiro Iwamatsu 
3276527047SVladimir Zapolskiy #define CONFIG_SYS_TEXT_BASE		0x8FFC0000
336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP
346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE		256
356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE		256
366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS		16
376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE		512
38f5e2466fSNobuhiro Iwamatsu 
396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	(CONFIG_SYS_SDRAM_BASE)
4014d0a02aSWolfgang Denk #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_TEXT_BASE - 0x100000)
41f5e2466fSNobuhiro Iwamatsu 
426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		(CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
43f5e2466fSNobuhiro Iwamatsu /* Address of u-boot image in Flash */
446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE)
456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)
46f5e2466fSNobuhiro Iwamatsu /* Size of DRAM reserved for malloc() use */
476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)
486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(8 * 1024 * 1024)
49f5e2466fSNobuhiro Iwamatsu 
50f5e2466fSNobuhiro Iwamatsu /*
51873d97aaSNobuhiro Iwamatsu  * NOR Flash ( Spantion S29GL256P )
52f5e2466fSNobuhiro Iwamatsu  */
536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
5400b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		(0xA0000000)
566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS (1)
576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT  256
586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE }
59f5e2466fSNobuhiro Iwamatsu 
605a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH
610e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x40000
620e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE        (CONFIG_ENV_SECT_SIZE)
636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR        (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
64f5e2466fSNobuhiro Iwamatsu 
65f5e2466fSNobuhiro Iwamatsu /*
66f5e2466fSNobuhiro Iwamatsu  * SuperH Clock setting
67f5e2466fSNobuhiro Iwamatsu  */
68f5e2466fSNobuhiro Iwamatsu #define CONFIG_SYS_CLK_FREQ	60000000
69684a501eSNobuhiro Iwamatsu #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
70684a501eSNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
71be45c632SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TMU_CLK_DIV		4
726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_PLL_SETTLING_TIME	100/* in us */
73f5e2466fSNobuhiro Iwamatsu 
74f5e2466fSNobuhiro Iwamatsu /*
75f5e2466fSNobuhiro Iwamatsu  * IDE support
76f5e2466fSNobuhiro Iwamatsu  */
77f5e2466fSNobuhiro Iwamatsu #define CONFIG_IDE_RESET	1
786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIO_MODE		1
796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXBUS		1 /* IDE bus */
806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXDEVICE	1
816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_BASE_ADDR	0xb4000000
826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_STRIDE		2 /* 1bit shift */
836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_DATA_OFFSET	0x1000	/* data reg offset */
846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_REG_OFFSET	0x1000	/* reg offset */
856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_ALT_OFFSET	0x800	/* alternate register offset */
86f2a37fcdSAlbert Aribaud #define CONFIG_IDE_SWAP_IO
87f5e2466fSNobuhiro Iwamatsu 
88f5e2466fSNobuhiro Iwamatsu /*
89f5e2466fSNobuhiro Iwamatsu  * SuperH PCI Bridge Configration
90f5e2466fSNobuhiro Iwamatsu  */
91f5e2466fSNobuhiro Iwamatsu #define CONFIG_SH4_PCI
92f5e2466fSNobuhiro Iwamatsu #define CONFIG_SH7751_PCI
93f5e2466fSNobuhiro Iwamatsu #define CONFIG_PCI_SCAN_SHOW	1
94f5e2466fSNobuhiro Iwamatsu #define __mem_pci
95f5e2466fSNobuhiro Iwamatsu 
96f5e2466fSNobuhiro Iwamatsu #define CONFIG_PCI_MEM_BUS	0xFD000000	/* Memory space base addr */
97f5e2466fSNobuhiro Iwamatsu #define CONFIG_PCI_MEM_PHYS	CONFIG_PCI_MEM_BUS
98f5e2466fSNobuhiro Iwamatsu #define CONFIG_PCI_MEM_SIZE	0x01000000	/* Size of Memory window */
99f5e2466fSNobuhiro Iwamatsu #define CONFIG_PCI_IO_BUS	0xFE240000	/* IO space base address */
100f5e2466fSNobuhiro Iwamatsu #define CONFIG_PCI_IO_PHYS	CONFIG_PCI_IO_BUS
101f5e2466fSNobuhiro Iwamatsu #define CONFIG_PCI_IO_SIZE	0x00040000	/* Size of IO window */
10276527047SVladimir Zapolskiy #define CONFIG_PCI_SYS_BUS	CONFIG_SYS_SDRAM_BASE
10376527047SVladimir Zapolskiy #define CONFIG_PCI_SYS_PHYS	CONFIG_SYS_SDRAM_BASE
1042db0e127SYoshihiro Shimoda #define CONFIG_PCI_SYS_SIZE	CONFIG_SYS_SDRAM_SIZE
105f5e2466fSNobuhiro Iwamatsu 
106f5e2466fSNobuhiro Iwamatsu #endif /* __CONFIG_H */
107