1f5e2466fSNobuhiro Iwamatsu #ifndef __CONFIG_H 2f5e2466fSNobuhiro Iwamatsu #define __CONFIG_H 3f5e2466fSNobuhiro Iwamatsu 4f5e2466fSNobuhiro Iwamatsu #define CONFIG_CPU_SH7751 1 5f5e2466fSNobuhiro Iwamatsu #define CONFIG_CPU_SH_TYPE_R 1 6f5e2466fSNobuhiro Iwamatsu #define CONFIG_R2DPLUS 1 7f5e2466fSNobuhiro Iwamatsu #define __LITTLE_ENDIAN__ 1 8f5e2466fSNobuhiro Iwamatsu 918a40e84SVladimir Zapolskiy #define CONFIG_DISPLAY_BOARDINFO 1018a40e84SVladimir Zapolskiy 11f5e2466fSNobuhiro Iwamatsu /* SCIF */ 12f5e2466fSNobuhiro Iwamatsu #define CONFIG_CONS_SCIF1 1 13f5e2466fSNobuhiro Iwamatsu 14f5e2466fSNobuhiro Iwamatsu #define CONFIG_ENV_OVERWRITE 1 15f5e2466fSNobuhiro Iwamatsu 16f5e2466fSNobuhiro Iwamatsu /* SDRAM */ 1776527047SVladimir Zapolskiy #define CONFIG_SYS_SDRAM_BASE 0x8C000000 1876527047SVladimir Zapolskiy #define CONFIG_SYS_SDRAM_SIZE 0x04000000 19f5e2466fSNobuhiro Iwamatsu 20*47c5705dSVladimir Zapolskiy #define CONFIG_SYS_TEXT_BASE 0x8FE00000 216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP 226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE 256 23f5e2466fSNobuhiro Iwamatsu 246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE) 2514d0a02aSWolfgang Denk #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - 0x100000) 26f5e2466fSNobuhiro Iwamatsu 276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024) 28f5e2466fSNobuhiro Iwamatsu /* Address of u-boot image in Flash */ 296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE) 306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) 31f5e2466fSNobuhiro Iwamatsu /* Size of DRAM reserved for malloc() use */ 326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) 336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024) 34f5e2466fSNobuhiro Iwamatsu 35f5e2466fSNobuhiro Iwamatsu /* 36873d97aaSNobuhiro Iwamatsu * NOR Flash ( Spantion S29GL256P ) 37f5e2466fSNobuhiro Iwamatsu */ 386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 3900b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE (0xA0000000) 416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS (1) 426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } 44f5e2466fSNobuhiro Iwamatsu 450e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x40000 460e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE) 476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 48f5e2466fSNobuhiro Iwamatsu 49f5e2466fSNobuhiro Iwamatsu /* 50f5e2466fSNobuhiro Iwamatsu * SuperH Clock setting 51f5e2466fSNobuhiro Iwamatsu */ 52f5e2466fSNobuhiro Iwamatsu #define CONFIG_SYS_CLK_FREQ 60000000 53684a501eSNobuhiro Iwamatsu #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ 54684a501eSNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ 55be45c632SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TMU_CLK_DIV 4 566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PLL_SETTLING_TIME 100/* in us */ 57f5e2466fSNobuhiro Iwamatsu 58f5e2466fSNobuhiro Iwamatsu /* 59f5e2466fSNobuhiro Iwamatsu * IDE support 60f5e2466fSNobuhiro Iwamatsu */ 61f5e2466fSNobuhiro Iwamatsu #define CONFIG_IDE_RESET 1 626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIO_MODE 1 636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */ 646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXDEVICE 1 656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_BASE_ADDR 0xb4000000 666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */ 676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_DATA_OFFSET 0x1000 /* data reg offset */ 686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_REG_OFFSET 0x1000 /* reg offset */ 696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_ALT_OFFSET 0x800 /* alternate register offset */ 70f2a37fcdSAlbert Aribaud #define CONFIG_IDE_SWAP_IO 71f5e2466fSNobuhiro Iwamatsu 72f5e2466fSNobuhiro Iwamatsu /* 73f5e2466fSNobuhiro Iwamatsu * SuperH PCI Bridge Configration 74f5e2466fSNobuhiro Iwamatsu */ 75f5e2466fSNobuhiro Iwamatsu #define CONFIG_SH4_PCI 76f5e2466fSNobuhiro Iwamatsu #define CONFIG_SH7751_PCI 77f5e2466fSNobuhiro Iwamatsu #define CONFIG_PCI_SCAN_SHOW 1 78f5e2466fSNobuhiro Iwamatsu #define __mem_pci 79f5e2466fSNobuhiro Iwamatsu 80f5e2466fSNobuhiro Iwamatsu #define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */ 81f5e2466fSNobuhiro Iwamatsu #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS 82f5e2466fSNobuhiro Iwamatsu #define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */ 83f5e2466fSNobuhiro Iwamatsu #define CONFIG_PCI_IO_BUS 0xFE240000 /* IO space base address */ 84f5e2466fSNobuhiro Iwamatsu #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS 85f5e2466fSNobuhiro Iwamatsu #define CONFIG_PCI_IO_SIZE 0x00040000 /* Size of IO window */ 8676527047SVladimir Zapolskiy #define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE 8776527047SVladimir Zapolskiy #define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE 882db0e127SYoshihiro Shimoda #define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE 89f5e2466fSNobuhiro Iwamatsu 90f5e2466fSNobuhiro Iwamatsu #endif /* __CONFIG_H */ 91