xref: /rk3399_rockchip-uboot/include/configs/pm9g45.h (revision 2cce6f5430c3ca3b2b9eafaed874ff104f26b660)
1b5d289fcSAsen Dimov /*
2b5d289fcSAsen Dimov  * (C) Copyright 2010
3b5d289fcSAsen Dimov  * Ilko Iliev <iliev@ronetix.at>
4b5d289fcSAsen Dimov  * Asen Dimov <dimov@ronetix.at>
5b5d289fcSAsen Dimov  * Ronetix GmbH <www.ronetix.at>
6b5d289fcSAsen Dimov  *
7b5d289fcSAsen Dimov  * (C) Copyright 2007-2008
8c9e798d3SStelian Pop  * Stelian Pop <stelian@popies.net>
9b5d289fcSAsen Dimov  * Lead Tech Design <www.leadtechdesign.com>
10b5d289fcSAsen Dimov  *
11b5d289fcSAsen Dimov  * Configuation settings for the PM9G45 board.
12b5d289fcSAsen Dimov  *
131a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
14b5d289fcSAsen Dimov  */
15b5d289fcSAsen Dimov 
16b5d289fcSAsen Dimov #ifndef __CONFIG_H
17b5d289fcSAsen Dimov #define __CONFIG_H
18b5d289fcSAsen Dimov 
19eb6e608bSAsen Dimov /*
20eb6e608bSAsen Dimov  * SoC must be defined first, before hardware.h is included.
21eb6e608bSAsen Dimov  * In this case SoC is defined in boards.cfg.
22eb6e608bSAsen Dimov  */
23eb6e608bSAsen Dimov #include <asm/hardware.h>
24eb6e608bSAsen Dimov 
25b5d289fcSAsen Dimov #define CONFIG_PM9G45		1	/* It's an Ronetix PM9G45 */
26eb6e608bSAsen Dimov #define CONFIG_SYS_AT91_CPU_NAME	"AT91SAM9G45"
27b5d289fcSAsen Dimov 
28a3e09cc2SAsen Dimov #define CONFIG_MACH_TYPE	MACH_TYPE_PM9G45
29a3e09cc2SAsen Dimov 
30b5d289fcSAsen Dimov /* ARM asynchronous clock */
31b5d289fcSAsen Dimov #define CONFIG_SYS_AT91_MAIN_CLOCK	12000000 /* from 12 MHz crystal */
32eb6e608bSAsen Dimov #define CONFIG_SYS_AT91_SLOW_CLOCK	32768		/* slow clock xtal */
33510f794cSAsen Dimov #define CONFIG_SYS_TEXT_BASE		0x73f00000
34b5d289fcSAsen Dimov 
35b5d289fcSAsen Dimov #define CONFIG_ARCH_CPU_INIT
36b5d289fcSAsen Dimov 
37b5d289fcSAsen Dimov #define CONFIG_CMDLINE_TAG	1	/* enable passing of ATAGs */
38b5d289fcSAsen Dimov #define CONFIG_SETUP_MEMORY_TAGS 1
39b5d289fcSAsen Dimov #define CONFIG_INITRD_TAG	1
40b5d289fcSAsen Dimov 
41b5d289fcSAsen Dimov #define CONFIG_SKIP_LOWLEVEL_INIT
42b5d289fcSAsen Dimov 
43b5d289fcSAsen Dimov /*
44b5d289fcSAsen Dimov  * Hardware drivers
45b5d289fcSAsen Dimov  */
46b5d289fcSAsen Dimov #define CONFIG_AT91_GPIO	1
47b5d289fcSAsen Dimov #define CONFIG_ATMEL_USART	1
48eb6e608bSAsen Dimov #define CONFIG_USART_BASE		ATMEL_BASE_DBGU
49eb6e608bSAsen Dimov #define	CONFIG_USART_ID			ATMEL_ID_SYS
50b5d289fcSAsen Dimov 
51b5d289fcSAsen Dimov #define CONFIG_SYS_USE_NANDFLASH	1
52b5d289fcSAsen Dimov 
53b5d289fcSAsen Dimov /* LED */
54b5d289fcSAsen Dimov #define CONFIG_AT91_LED
55*bcf9fe37SAndreas Bießmann #define CONFIG_RED_LED		GPIO_PIN_PD(31) /* this is the user1 led */
56*bcf9fe37SAndreas Bießmann #define CONFIG_GREEN_LED	GPIO_PIN_PD(0)  /* this is the user2 led */
57b5d289fcSAsen Dimov 
58b5d289fcSAsen Dimov 
59b5d289fcSAsen Dimov /*
60b5d289fcSAsen Dimov  * BOOTP options
61b5d289fcSAsen Dimov  */
62b5d289fcSAsen Dimov #define CONFIG_BOOTP_BOOTFILESIZE	1
63b5d289fcSAsen Dimov #define CONFIG_BOOTP_BOOTPATH		1
64b5d289fcSAsen Dimov #define CONFIG_BOOTP_GATEWAY		1
65b5d289fcSAsen Dimov #define CONFIG_BOOTP_HOSTNAME		1
66b5d289fcSAsen Dimov 
67b5d289fcSAsen Dimov #define CONFIG_JFFS2_CMDLINE		1
68b5d289fcSAsen Dimov #define CONFIG_JFFS2_NAND		1
69b5d289fcSAsen Dimov #define CONFIG_JFFS2_DEV		"nand0" /* NAND dev jffs2 lives on */
70b5d289fcSAsen Dimov #define CONFIG_JFFS2_PART_OFFSET	0	/* start of jffs2 partition */
71b5d289fcSAsen Dimov #define CONFIG_JFFS2_PART_SIZE		(256 * 1024 * 1024) /* partition */
72b5d289fcSAsen Dimov 
73b5d289fcSAsen Dimov /* SDRAM */
74b5d289fcSAsen Dimov #define CONFIG_NR_DRAM_BANKS		1
75b5d289fcSAsen Dimov #define PHYS_SDRAM			0x70000000
76b5d289fcSAsen Dimov #define PHYS_SDRAM_SIZE			0x08000000	/* 128 megs */
77b5d289fcSAsen Dimov 
78b5d289fcSAsen Dimov /* NAND flash */
79b5d289fcSAsen Dimov #ifdef CONFIG_CMD_NAND
80b5d289fcSAsen Dimov #define CONFIG_SYS_MAX_NAND_DEVICE	1
81b5d289fcSAsen Dimov #define CONFIG_SYS_NAND_BASE		0x40000000
82b5d289fcSAsen Dimov #define CONFIG_SYS_NAND_DBW_8		1
83b5d289fcSAsen Dimov /* our ALE is AD21 */
84b5d289fcSAsen Dimov #define CONFIG_SYS_NAND_MASK_ALE	(1 << 21)
85b5d289fcSAsen Dimov /* our CLE is AD22 */
86b5d289fcSAsen Dimov #define CONFIG_SYS_NAND_MASK_CLE	(1 << 22)
87ac45bb16SAndreas Bießmann #define CONFIG_SYS_NAND_ENABLE_PIN	GPIO_PIN_PC(14)
88ac45bb16SAndreas Bießmann #define CONFIG_SYS_NAND_READY_PIN	GPIO_PIN_PD(3)
89b5d289fcSAsen Dimov 
90b5d289fcSAsen Dimov #endif
91b5d289fcSAsen Dimov 
92b5d289fcSAsen Dimov /* Ethernet */
93b5d289fcSAsen Dimov #define CONFIG_MACB			1
94b5d289fcSAsen Dimov #define CONFIG_RMII			1
95b5d289fcSAsen Dimov #define CONFIG_NET_RETRY_COUNT		20
96b5d289fcSAsen Dimov #define CONFIG_RESET_PHY_R		1
97b5d289fcSAsen Dimov 
98b5d289fcSAsen Dimov /* USB */
99b5d289fcSAsen Dimov #define CONFIG_USB_ATMEL
100dcd2f1a0SBo Shen #define CONFIG_USB_ATMEL_CLK_SEL_UPLL
101b5d289fcSAsen Dimov #define CONFIG_USB_OHCI_NEW		1
102b5d289fcSAsen Dimov #define CONFIG_SYS_USB_OHCI_CPU_INIT	1
103b5d289fcSAsen Dimov #define CONFIG_SYS_USB_OHCI_REGS_BASE	0x00700000 /* _UHP_OHCI_BASE */
104b5d289fcSAsen Dimov #define CONFIG_SYS_USB_OHCI_SLOT_NAME	"at91sam9g45"
105b5d289fcSAsen Dimov #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	2
106b5d289fcSAsen Dimov 
107b5d289fcSAsen Dimov /* board specific(not enough SRAM) */
108b5d289fcSAsen Dimov #define CONFIG_AT91SAM9G45_LCD_BASE	PHYS_SDRAM + 0xE00000
109b5d289fcSAsen Dimov 
110b5d289fcSAsen Dimov #define CONFIG_SYS_LOAD_ADDR		PHYS_SDRAM + 0x2000000 /* load addr */
111b5d289fcSAsen Dimov 
112b5d289fcSAsen Dimov #define CONFIG_SYS_MEMTEST_START	PHYS_SDRAM
113b5d289fcSAsen Dimov #define CONFIG_SYS_MEMTEST_END		CONFIG_AT91SAM9G45_LCD_BASE
114b5d289fcSAsen Dimov 
115b5d289fcSAsen Dimov /* bootstrap + u-boot + env + linux in nandflash */
116b5d289fcSAsen Dimov #define CONFIG_ENV_OFFSET		0x60000
117b5d289fcSAsen Dimov #define CONFIG_ENV_OFFSET_REDUND	0x80000
118b5d289fcSAsen Dimov #define CONFIG_ENV_SIZE			0x20000		/* 1 sector = 128 kB */
119b5d289fcSAsen Dimov #define CONFIG_BOOTCOMMAND	"nand read 0x72000000 0x200000 0x200000; bootm"
120b5d289fcSAsen Dimov 
121b5d289fcSAsen Dimov #define CONFIG_SYS_LONGHELP		1
122b5d289fcSAsen Dimov #define CONFIG_CMDLINE_EDITING		1
123b5d289fcSAsen Dimov #define CONFIG_AUTO_COMPLETE
124b5d289fcSAsen Dimov 
125b5d289fcSAsen Dimov /*
126b5d289fcSAsen Dimov  * Size of malloc() pool
127b5d289fcSAsen Dimov  */
128b5d289fcSAsen Dimov #define CONFIG_SYS_MALLOC_LEN		ROUND(3 * CONFIG_ENV_SIZE + 128*1024,\
129b5d289fcSAsen Dimov 					0x1000)
130b5d289fcSAsen Dimov 
131510f794cSAsen Dimov #define CONFIG_SYS_SDRAM_BASE	PHYS_SDRAM
132510f794cSAsen Dimov #define CONFIG_SYS_INIT_SP_ADDR	(CONFIG_SYS_SDRAM_BASE + 0x1000 - \
133510f794cSAsen Dimov 				GENERATED_GBL_DATA_SIZE)
134510f794cSAsen Dimov 
135b5d289fcSAsen Dimov #endif
136