xref: /rk3399_rockchip-uboot/include/configs/pm9261.h (revision dcd2f1a0d2875a1386535e2e0db9bfbd57a8fadb)
132949232SIlko Iliev /*
232949232SIlko Iliev  * (C) Copyright 2007-2008
3c9e798d3SStelian Pop  * Stelian Pop <stelian@popies.net>
432949232SIlko Iliev  * Lead Tech Design <www.leadtechdesign.com>
532949232SIlko Iliev  * Ilko Iliev <www.ronetix.at>
632949232SIlko Iliev  *
732949232SIlko Iliev  * Configuation settings for the RONETIX PM9261 board.
832949232SIlko Iliev  *
91a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
1032949232SIlko Iliev  */
1132949232SIlko Iliev 
1232949232SIlko Iliev #ifndef __CONFIG_H
1332949232SIlko Iliev #define __CONFIG_H
1432949232SIlko Iliev 
15f47316a8SAsen Dimov /*
16f47316a8SAsen Dimov  * SoC must be defined first, before hardware.h is included.
17f47316a8SAsen Dimov  * In this case SoC is defined in boards.cfg.
18f47316a8SAsen Dimov  */
19f47316a8SAsen Dimov 
20f47316a8SAsen Dimov #include <asm/hardware.h>
2132949232SIlko Iliev /* ARM asynchronous clock */
2232949232SIlko Iliev 
2332949232SIlko Iliev #define CONFIG_DISPLAY_BOARDINFO
2432949232SIlko Iliev 
2532949232SIlko Iliev #define MASTER_PLL_DIV		15
2632949232SIlko Iliev #define MASTER_PLL_MUL		162
2732949232SIlko Iliev #define MAIN_PLL_DIV		2
28f47316a8SAsen Dimov #define CONFIG_SYS_AT91_SLOW_CLOCK	32768		/* slow clock xtal */
297c966a8bSAchim Ehrlich #define CONFIG_SYS_AT91_MAIN_CLOCK	18432000
3032949232SIlko Iliev 
3132949232SIlko Iliev #define CONFIG_SYS_HZ		1000
3232949232SIlko Iliev 
33f47316a8SAsen Dimov #define CONFIG_SYS_AT91_CPU_NAME	"AT91SAM9261"
3432949232SIlko Iliev #define CONFIG_PM9261		1	/* on a Ronetix PM9261 Board	*/
3532949232SIlko Iliev #define CONFIG_ARCH_CPU_INIT
364f81bf43SAsen Dimov #define CONFIG_SYS_TEXT_BASE	0
3732949232SIlko Iliev 
38a3e09cc2SAsen Dimov #define MACH_TYPE_PM9261	1187
39a3e09cc2SAsen Dimov #define CONFIG_MACH_TYPE	MACH_TYPE_PM9261
40a3e09cc2SAsen Dimov 
4132949232SIlko Iliev /* clocks */
4232949232SIlko Iliev /* CKGR_MOR - enable main osc. */
4332949232SIlko Iliev #define CONFIG_SYS_MOR_VAL						\
44e3150c77SAsen Dimov 		(AT91_PMC_MOR_MOSCEN |					\
4532949232SIlko Iliev 		 (255 << 8))		/* Main Oscillator Start-up Time */
4632949232SIlko Iliev #define CONFIG_SYS_PLLAR_VAL						\
47e3150c77SAsen Dimov 		(AT91_PMC_PLLAR_29 | /* Bit 29 must be 1 when prog */ \
48e3150c77SAsen Dimov 		 AT91_PMC_PLLXR_OUT(3) |						\
4932949232SIlko Iliev 		 ((MASTER_PLL_MUL - 1) << 16) | (MASTER_PLL_DIV))
5032949232SIlko Iliev 
5132949232SIlko Iliev /* PCK/2 = MCK Master Clock from PLLA */
5232949232SIlko Iliev #define	CONFIG_SYS_MCKR1_VAL		\
53e3150c77SAsen Dimov 		(AT91_PMC_MCKR_CSS_SLOW |	\
54e3150c77SAsen Dimov 		 AT91_PMC_MCKR_PRES_1 |	\
55e3150c77SAsen Dimov 		 AT91_PMC_MCKR_MDIV_2 |	\
56e3150c77SAsen Dimov 		 AT91_PMC_MCKR_PLLADIV_1)
5732949232SIlko Iliev 
5832949232SIlko Iliev /* PCK/2 = MCK Master Clock from PLLA */
5932949232SIlko Iliev #define	CONFIG_SYS_MCKR2_VAL		\
60e3150c77SAsen Dimov 		(AT91_PMC_MCKR_CSS_PLLA |	\
61e3150c77SAsen Dimov 		 AT91_PMC_MCKR_PRES_1 |	\
62e3150c77SAsen Dimov 		 AT91_PMC_MCKR_MDIV_2 |	\
63e3150c77SAsen Dimov 		 AT91_PMC_MCKR_PLLADIV_1)
6432949232SIlko Iliev 
6532949232SIlko Iliev /* define PDC[31:16] as DATA[31:16] */
6632949232SIlko Iliev #define CONFIG_SYS_PIOC_PDR_VAL1	0xFFFF0000
6732949232SIlko Iliev /* no pull-up for D[31:16] */
6832949232SIlko Iliev #define CONFIG_SYS_PIOC_PPUDR_VAL	0xFFFF0000
6932949232SIlko Iliev 
7032949232SIlko Iliev /* EBI_CSA, no pull-ups for D[15:0], CS1 SDRAM, CS3 NAND Flash */
7132949232SIlko Iliev #define CONFIG_SYS_MATRIX_EBICSA_VAL		\
72e3150c77SAsen Dimov 	(AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_EBI_CS1A)
7332949232SIlko Iliev 
7432949232SIlko Iliev /* SDRAM */
7532949232SIlko Iliev /* SDRAMC_MR Mode register */
7632949232SIlko Iliev #define CONFIG_SYS_SDRC_MR_VAL1		AT91_SDRAMC_MODE_NORMAL
7732949232SIlko Iliev /* SDRAMC_TR - Refresh Timer register */
7832949232SIlko Iliev #define CONFIG_SYS_SDRC_TR_VAL1		0x13C
7932949232SIlko Iliev /* SDRAMC_CR - Configuration register*/
8032949232SIlko Iliev #define CONFIG_SYS_SDRC_CR_VAL							\
8132949232SIlko Iliev 		(AT91_SDRAMC_NC_9 |						\
8232949232SIlko Iliev 		 AT91_SDRAMC_NR_13 |						\
8332949232SIlko Iliev 		 AT91_SDRAMC_NB_4 |						\
8432949232SIlko Iliev 		 AT91_SDRAMC_CAS_3 |						\
8532949232SIlko Iliev 		 AT91_SDRAMC_DBW_32 |						\
8632949232SIlko Iliev 		 (1 <<  8) |		/* Write Recovery Delay */		\
8732949232SIlko Iliev 		 (7 << 12) |		/* Row Cycle Delay */			\
8832949232SIlko Iliev 		 (3 << 16) |		/* Row Precharge Delay */		\
8932949232SIlko Iliev 		 (2 << 20) |		/* Row to Column Delay */		\
9032949232SIlko Iliev 		 (5 << 24) |		/* Active to Precharge Delay */		\
9132949232SIlko Iliev 		 (1 << 28))		/* Exit Self Refresh to Active Delay */
9232949232SIlko Iliev 
9332949232SIlko Iliev /* Memory Device Register -> SDRAM */
9432949232SIlko Iliev #define CONFIG_SYS_SDRC_MDR_VAL		AT91_SDRAMC_MD_SDRAM
9532949232SIlko Iliev #define CONFIG_SYS_SDRC_MR_VAL2		AT91_SDRAMC_MODE_PRECHARGE
9632949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL1		0		/* SDRAM_BASE */
9732949232SIlko Iliev #define CONFIG_SYS_SDRC_MR_VAL3		AT91_SDRAMC_MODE_REFRESH
9832949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL2		0		/* SDRAM_BASE */
9932949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL3		0		/* SDRAM_BASE */
10032949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL4		0		/* SDRAM_BASE */
10132949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL5		0		/* SDRAM_BASE */
10232949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL6		0		/* SDRAM_BASE */
10332949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL7		0		/* SDRAM_BASE */
10432949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL8		0		/* SDRAM_BASE */
10532949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL9		0		/* SDRAM_BASE */
10632949232SIlko Iliev #define CONFIG_SYS_SDRC_MR_VAL4		AT91_SDRAMC_MODE_LMR
10732949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL10		0		/* SDRAM_BASE */
10832949232SIlko Iliev #define CONFIG_SYS_SDRC_MR_VAL5		AT91_SDRAMC_MODE_NORMAL
10932949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL11		0		/* SDRAM_BASE */
11032949232SIlko Iliev #define CONFIG_SYS_SDRC_TR_VAL2		1200		/* SDRAM_TR */
11132949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL12		0		/* SDRAM_BASE */
11232949232SIlko Iliev 
11332949232SIlko Iliev /* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
11432949232SIlko Iliev #define CONFIG_SYS_SMC0_SETUP0_VAL					\
115e3150c77SAsen Dimov 		(AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) |	\
116e3150c77SAsen Dimov 		 AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
11732949232SIlko Iliev #define CONFIG_SYS_SMC0_PULSE0_VAL					\
118e3150c77SAsen Dimov 		(AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) |	\
119e3150c77SAsen Dimov 		 AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
12032949232SIlko Iliev #define CONFIG_SYS_SMC0_CYCLE0_VAL	\
121e3150c77SAsen Dimov 		(AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
12232949232SIlko Iliev #define CONFIG_SYS_SMC0_MODE0_VAL				\
123e3150c77SAsen Dimov 		(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |	\
124e3150c77SAsen Dimov 		 AT91_SMC_MODE_DBW_16 |				\
125e3150c77SAsen Dimov 		 AT91_SMC_MODE_TDF |				\
126e3150c77SAsen Dimov 		 AT91_SMC_MODE_TDF_CYCLE(6))
12732949232SIlko Iliev 
12832949232SIlko Iliev /* user reset enable */
12932949232SIlko Iliev #define CONFIG_SYS_RSTC_RMR_VAL			\
13032949232SIlko Iliev 		(AT91_RSTC_KEY |		\
131e3150c77SAsen Dimov 		AT91_RSTC_CR_PROCRST |		\
132e3150c77SAsen Dimov 		AT91_RSTC_MR_ERSTL(1) |	\
133e3150c77SAsen Dimov 		AT91_RSTC_MR_ERSTL(2))
13432949232SIlko Iliev 
13532949232SIlko Iliev /* Disable Watchdog */
13632949232SIlko Iliev #define CONFIG_SYS_WDTC_WDMR_VAL				\
137e3150c77SAsen Dimov 		(AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT |	\
138e3150c77SAsen Dimov 		 AT91_WDT_MR_WDV(0xfff) |					\
139e3150c77SAsen Dimov 		 AT91_WDT_MR_WDDIS |				\
140e3150c77SAsen Dimov 		 AT91_WDT_MR_WDD(0xfff))
14132949232SIlko Iliev 
14232949232SIlko Iliev #define CONFIG_CMDLINE_TAG	1	/* enable passing of ATAGs */
14332949232SIlko Iliev #define CONFIG_SETUP_MEMORY_TAGS 1
14432949232SIlko Iliev #define CONFIG_INITRD_TAG	1
14532949232SIlko Iliev 
14632949232SIlko Iliev #undef CONFIG_SKIP_LOWLEVEL_INIT
1470160c1e1SAsen Dimov #define CONFIG_BOARD_EARLY_INIT_F
14832949232SIlko Iliev 
14932949232SIlko Iliev /*
15032949232SIlko Iliev  * Hardware drivers
15132949232SIlko Iliev  */
152ea8fbba7SJens Scharsig #define CONFIG_AT91_GPIO	1
15332949232SIlko Iliev #define CONFIG_ATMEL_USART	1
154f47316a8SAsen Dimov #define CONFIG_USART_BASE		ATMEL_BASE_DBGU
155f47316a8SAsen Dimov #define	CONFIG_USART_ID			ATMEL_ID_SYS
15632949232SIlko Iliev 
15732949232SIlko Iliev /* LCD */
15832949232SIlko Iliev #define CONFIG_LCD			1
15932949232SIlko Iliev #define LCD_BPP				LCD_COLOR8
16032949232SIlko Iliev #define CONFIG_LCD_LOGO			1
16132949232SIlko Iliev #undef LCD_TEST_PATTERN
16232949232SIlko Iliev #define CONFIG_LCD_INFO			1
16332949232SIlko Iliev #define CONFIG_LCD_INFO_BELOW_LOGO	1
16432949232SIlko Iliev #define CONFIG_SYS_WHITE_ON_BLACK	1
16532949232SIlko Iliev #define CONFIG_ATMEL_LCD		1
16632949232SIlko Iliev #define CONFIG_ATMEL_LCD_BGR555		1
16732949232SIlko Iliev #define CONFIG_SYS_CONSOLE_IS_IN_ENV	1
16832949232SIlko Iliev 
16932949232SIlko Iliev /* LED */
17032949232SIlko Iliev #define CONFIG_AT91_LED
171e3150c77SAsen Dimov #define	CONFIG_RED_LED		AT91_PIO_PORTC, 12
172e3150c77SAsen Dimov #define	CONFIG_GREEN_LED	AT91_PIO_PORTC, 13
173e3150c77SAsen Dimov #define	CONFIG_YELLOW_LED	AT91_PIO_PORTC, 15
17432949232SIlko Iliev 
17532949232SIlko Iliev #define CONFIG_BOOTDELAY	3
17632949232SIlko Iliev 
17732949232SIlko Iliev /*
17832949232SIlko Iliev  * BOOTP options
17932949232SIlko Iliev  */
18032949232SIlko Iliev #define CONFIG_BOOTP_BOOTFILESIZE	1
18132949232SIlko Iliev #define CONFIG_BOOTP_BOOTPATH		1
18232949232SIlko Iliev #define CONFIG_BOOTP_GATEWAY		1
18332949232SIlko Iliev #define CONFIG_BOOTP_HOSTNAME		1
18432949232SIlko Iliev 
18532949232SIlko Iliev /*
18632949232SIlko Iliev  * Command line configuration.
18732949232SIlko Iliev  */
18832949232SIlko Iliev #include <config_cmd_default.h>
18932949232SIlko Iliev #undef CONFIG_CMD_BDI
19032949232SIlko Iliev #undef CONFIG_CMD_IMI
19132949232SIlko Iliev #undef CONFIG_CMD_FPGA
19232949232SIlko Iliev #undef CONFIG_CMD_LOADS
19332949232SIlko Iliev #undef CONFIG_CMD_IMLS
19432949232SIlko Iliev 
1956741b531SAsen Dimov #define CONFIG_CMD_CACHE
19632949232SIlko Iliev #define CONFIG_CMD_PING		1
19732949232SIlko Iliev #define CONFIG_CMD_DHCP		1
19832949232SIlko Iliev #define CONFIG_CMD_NAND		1
19932949232SIlko Iliev #define CONFIG_CMD_USB		1
20032949232SIlko Iliev 
20132949232SIlko Iliev /* SDRAM */
20232949232SIlko Iliev #define CONFIG_NR_DRAM_BANKS			1
20332949232SIlko Iliev #define PHYS_SDRAM				0x20000000
20432949232SIlko Iliev #define PHYS_SDRAM_SIZE				0x04000000	/* 64 megs */
20532949232SIlko Iliev 
20632949232SIlko Iliev /* DataFlash */
20732949232SIlko Iliev #define CONFIG_ATMEL_DATAFLASH_SPI
20832949232SIlko Iliev #define CONFIG_HAS_DATAFLASH
20932949232SIlko Iliev #define CONFIG_SYS_SPI_WRITE_TOUT		(5 * CONFIG_SYS_HZ)
21032949232SIlko Iliev #define CONFIG_SYS_MAX_DATAFLASH_BANKS		1
21132949232SIlko Iliev #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0	0xC0000000	/* CS0 */
21232949232SIlko Iliev #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3	0xD0000000	/* CS3 */
21332949232SIlko Iliev #define AT91_SPI_CLK				15000000
21432949232SIlko Iliev #define DATAFLASH_TCSS				(0x1a << 16)
21532949232SIlko Iliev #define DATAFLASH_TCHS				(0x1 << 24)
21632949232SIlko Iliev 
21732949232SIlko Iliev /* NAND flash */
21832949232SIlko Iliev #define CONFIG_NAND_ATMEL
21932949232SIlko Iliev #define CONFIG_SYS_MAX_NAND_DEVICE		1
22032949232SIlko Iliev #define CONFIG_SYS_NAND_BASE			0x40000000
22132949232SIlko Iliev #define CONFIG_SYS_NAND_DBW_8			1
22232949232SIlko Iliev /* our ALE is AD22 */
22332949232SIlko Iliev #define CONFIG_SYS_NAND_MASK_ALE		(1 << 22)
22432949232SIlko Iliev /* our CLE is AD21 */
22532949232SIlko Iliev #define CONFIG_SYS_NAND_MASK_CLE		(1 << 21)
226e3150c77SAsen Dimov #define CONFIG_SYS_NAND_ENABLE_PIN		AT91_PIO_PORTC, 14
227e3150c77SAsen Dimov #define CONFIG_SYS_NAND_READY_PIN		AT91_PIO_PORTA, 16
22832949232SIlko Iliev 
22932949232SIlko Iliev /* NOR flash */
23032949232SIlko Iliev #define CONFIG_SYS_FLASH_CFI			1
23132949232SIlko Iliev #define CONFIG_FLASH_CFI_DRIVER			1
23232949232SIlko Iliev #define PHYS_FLASH_1				0x10000000
23332949232SIlko Iliev #define CONFIG_SYS_FLASH_BASE			PHYS_FLASH_1
23432949232SIlko Iliev #define CONFIG_SYS_MAX_FLASH_SECT		256
23532949232SIlko Iliev #define CONFIG_SYS_MAX_FLASH_BANKS		1
23632949232SIlko Iliev 
23732949232SIlko Iliev /* Ethernet */
23832949232SIlko Iliev #define CONFIG_DRIVER_DM9000			1
23932949232SIlko Iliev #define CONFIG_DM9000_BASE			0x30000000
24032949232SIlko Iliev #define DM9000_IO				CONFIG_DM9000_BASE
24132949232SIlko Iliev #define DM9000_DATA				(CONFIG_DM9000_BASE + 4)
24232949232SIlko Iliev #define CONFIG_DM9000_USE_16BIT			1
24332949232SIlko Iliev #define CONFIG_NET_RETRY_COUNT			20
24432949232SIlko Iliev #define CONFIG_RESET_PHY_R			1
24532949232SIlko Iliev 
24632949232SIlko Iliev /* USB */
24732949232SIlko Iliev #define CONFIG_USB_ATMEL
248*dcd2f1a0SBo Shen #define CONFIG_USB_ATMEL_CLK_SEL_PLLB
24932949232SIlko Iliev #define CONFIG_USB_OHCI_NEW			1
25032949232SIlko Iliev #define CONFIG_DOS_PARTITION			1
25132949232SIlko Iliev #define CONFIG_SYS_USB_OHCI_CPU_INIT		1
25232949232SIlko Iliev #define CONFIG_SYS_USB_OHCI_REGS_BASE		0x00500000
25332949232SIlko Iliev #define CONFIG_SYS_USB_OHCI_SLOT_NAME		"at91sam9261"
25432949232SIlko Iliev #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	2
25532949232SIlko Iliev #define CONFIG_USB_STORAGE			1
25632949232SIlko Iliev 
25732949232SIlko Iliev #define CONFIG_SYS_LOAD_ADDR			0x22000000
25832949232SIlko Iliev 
25932949232SIlko Iliev #define CONFIG_SYS_MEMTEST_START		PHYS_SDRAM
26032949232SIlko Iliev #define CONFIG_SYS_MEMTEST_END			0x23e00000
26132949232SIlko Iliev 
26232949232SIlko Iliev #undef CONFIG_SYS_USE_DATAFLASH_CS0
26332949232SIlko Iliev #undef CONFIG_SYS_USE_NANDFLASH
26432949232SIlko Iliev #define CONFIG_SYS_USE_FLASH	1
26532949232SIlko Iliev 
26632949232SIlko Iliev #ifdef CONFIG_SYS_USE_DATAFLASH_CS0
26732949232SIlko Iliev 
26832949232SIlko Iliev /* bootstrap + u-boot + env + linux in dataflash on CS0 */
26932949232SIlko Iliev #define CONFIG_ENV_IS_IN_DATAFLASH	1
27032949232SIlko Iliev #define CONFIG_SYS_MONITOR_BASE		\
27132949232SIlko Iliev 		(CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
27232949232SIlko Iliev #define CONFIG_ENV_OFFSET	0x4200
27332949232SIlko Iliev #define CONFIG_ENV_ADDR		\
27432949232SIlko Iliev 		(CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
27532949232SIlko Iliev #define CONFIG_ENV_SIZE		0x4200
27632949232SIlko Iliev #define CONFIG_BOOTCOMMAND	"cp.b 0xC0042000 0x22000000 0x210000; bootm"
27732949232SIlko Iliev #define CONFIG_BOOTARGS		"console=ttyS0,115200 "			\
27832949232SIlko Iliev 				"root=/dev/mtdblock0 "			\
279918319c7SAlbin Tonnerre 				"mtdparts=atmel_nand:-(root) "		\
28032949232SIlko Iliev 				"rw rootfstype=jffs2"
28132949232SIlko Iliev 
28232949232SIlko Iliev #elif defined(CONFIG_SYS_USE_NANDFLASH) /* CONFIG_SYS_USE_NANDFLASH */
28332949232SIlko Iliev 
28432949232SIlko Iliev /* bootstrap + u-boot + env + linux in nandflash */
28532949232SIlko Iliev #define CONFIG_ENV_IS_IN_NAND		1
28632949232SIlko Iliev #define CONFIG_ENV_OFFSET		0x60000
28732949232SIlko Iliev #define CONFIG_ENV_OFFSET_REDUND	0x80000
28832949232SIlko Iliev #define CONFIG_ENV_SIZE			0x20000		/* 1 sector = 128 kB */
28932949232SIlko Iliev #define CONFIG_BOOTCOMMAND	"nand read 0x22000000 0xA0000 0x200000; bootm"
29032949232SIlko Iliev #define CONFIG_BOOTARGS		"console=ttyS0,115200 "			\
29132949232SIlko Iliev 				"root=/dev/mtdblock5 "			\
292918319c7SAlbin Tonnerre 				"mtdparts=atmel_nand:128k(bootstrap)ro,"	\
29332949232SIlko Iliev 				"256k(uboot)ro,128k(env1)ro,"		\
29432949232SIlko Iliev 				"128k(env2)ro,2M(linux),-(root) "	\
29532949232SIlko Iliev 				"rw rootfstype=jffs2"
29632949232SIlko Iliev 
29732949232SIlko Iliev #elif defined (CONFIG_SYS_USE_FLASH)
29832949232SIlko Iliev 
29932949232SIlko Iliev #define CONFIG_ENV_IS_IN_FLASH	1
30032949232SIlko Iliev #define CONFIG_ENV_OFFSET	0x40000
30132949232SIlko Iliev #define CONFIG_ENV_SECT_SIZE	0x10000
30232949232SIlko Iliev #define	CONFIG_ENV_SIZE		0x10000
30332949232SIlko Iliev #define CONFIG_ENV_OVERWRITE	1
30432949232SIlko Iliev 
30532949232SIlko Iliev /* JFFS Partition offset set */
30632949232SIlko Iliev #define CONFIG_SYS_JFFS2_FIRST_BANK	0
30732949232SIlko Iliev #define CONFIG_SYS_JFFS2_NUM_BANKS	1
30832949232SIlko Iliev 
30932949232SIlko Iliev /* 512k reserved for u-boot */
31032949232SIlko Iliev #define CONFIG_SYS_JFFS2_FIRST_SECTOR	11
31132949232SIlko Iliev 
31232949232SIlko Iliev #define CONFIG_BOOTCOMMAND	"run flashboot"
31332949232SIlko Iliev 
31432949232SIlko Iliev #define MTDIDS_DEFAULT		"nor0=physmap-flash.0,nand0=nand"
31532949232SIlko Iliev #define MTDPARTS_DEFAULT		\
31632949232SIlko Iliev 	"mtdparts=physmap-flash.0:"	\
31732949232SIlko Iliev 		"256k(u-boot)ro,"	\
31832949232SIlko Iliev 		"64k(u-boot-env)ro,"	\
31932949232SIlko Iliev 		"1408k(kernel),"	\
32032949232SIlko Iliev 		"-(rootfs);"		\
32132949232SIlko Iliev 	"nand:-(nand)"
32232949232SIlko Iliev 
32332949232SIlko Iliev #define CONFIG_CON_ROT "fbcon=rotate:3 "
32432949232SIlko Iliev #define CONFIG_BOOTARGS "root=/dev/mtdblock4 rootfstype=jffs2 " CONFIG_CON_ROT
32532949232SIlko Iliev 
32632949232SIlko Iliev #define CONFIG_EXTRA_ENV_SETTINGS				\
32732949232SIlko Iliev 	"mtdids=" MTDIDS_DEFAULT "\0"				\
32832949232SIlko Iliev 	"mtdparts=" MTDPARTS_DEFAULT "\0"			\
32932949232SIlko Iliev 	"partition=nand0,0\0"					\
33032949232SIlko Iliev 	"ramargs=setenv bootargs $(bootargs) $(mtdparts)\0"	\
33132949232SIlko Iliev 	"nfsargs=setenv bootargs root=/dev/nfs rw "		\
33232949232SIlko Iliev 		CONFIG_CON_ROT					\
33332949232SIlko Iliev 		"nfsroot=$(serverip):$(rootpath) $(mtdparts)\0"	\
33432949232SIlko Iliev 	"addip=setenv bootargs $(bootargs) "			\
33532949232SIlko Iliev 		"ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)"\
33632949232SIlko Iliev 		":$(hostname):eth0:off\0"			\
33732949232SIlko Iliev 	"ramboot=tftpboot 0x22000000 vmImage;"			\
33832949232SIlko Iliev 		"run ramargs;run addip;bootm 22000000\0"	\
33932949232SIlko Iliev 	"nfsboot=tftpboot 0x22000000 vmImage;"			\
34032949232SIlko Iliev 		"run nfsargs;run addip;bootm 22000000\0"	\
34132949232SIlko Iliev 	"flashboot=run ramargs;run addip;bootm 0x10050000\0"	\
34232949232SIlko Iliev 	""
34332949232SIlko Iliev #else
34432949232SIlko Iliev #error "Undefined memory device"
34532949232SIlko Iliev #endif
34632949232SIlko Iliev 
34732949232SIlko Iliev #define CONFIG_BAUDRATE			115200
34832949232SIlko Iliev 
34932949232SIlko Iliev #define CONFIG_SYS_PROMPT		"pm9261> "
35032949232SIlko Iliev #define CONFIG_SYS_CBSIZE		256
35132949232SIlko Iliev #define CONFIG_SYS_MAXARGS		16
35232949232SIlko Iliev #define CONFIG_SYS_PBSIZE		\
35332949232SIlko Iliev 		(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
35432949232SIlko Iliev #define CONFIG_SYS_LONGHELP		1
35532949232SIlko Iliev #define CONFIG_CMDLINE_EDITING	1
35632949232SIlko Iliev 
35732949232SIlko Iliev /*
35832949232SIlko Iliev  * Size of malloc() pool
35932949232SIlko Iliev  */
36032949232SIlko Iliev #define CONFIG_SYS_MALLOC_LEN		\
36132949232SIlko Iliev 		ROUND(3 * CONFIG_ENV_SIZE + 128 * 1024, 0x1000)
36232949232SIlko Iliev 
3634f81bf43SAsen Dimov #define CONFIG_SYS_SDRAM_BASE	PHYS_SDRAM
3644f81bf43SAsen Dimov #define CONFIG_SYS_INIT_SP_ADDR	(CONFIG_SYS_SDRAM_BASE + 0x1000 - \
3654f81bf43SAsen Dimov 				GENERATED_GBL_DATA_SIZE)
3664f81bf43SAsen Dimov 
36732949232SIlko Iliev #endif
368