1*876a25d2SStefano Babic /* 2*876a25d2SStefano Babic * Copyright (C) Stefano Babic <sbabic@denx.de> 3*876a25d2SStefano Babic * 4*876a25d2SStefano Babic * SPDX-License-Identifier: GPL-2.0+ 5*876a25d2SStefano Babic */ 6*876a25d2SStefano Babic 7*876a25d2SStefano Babic 8*876a25d2SStefano Babic #ifndef __PCM058_CONFIG_H 9*876a25d2SStefano Babic #define __PCM058_CONFIG_H 10*876a25d2SStefano Babic 11*876a25d2SStefano Babic #include <config_distro_defaults.h> 12*876a25d2SStefano Babic 13*876a25d2SStefano Babic #ifdef CONFIG_SPL 14*876a25d2SStefano Babic #define CONFIG_SPL_LIBCOMMON_SUPPORT 15*876a25d2SStefano Babic #define CONFIG_SPL_YMODEM_SUPPORT 16*876a25d2SStefano Babic #define CONFIG_SPL_MMC_SUPPORT 17*876a25d2SStefano Babic #define CONFIG_SPL_DMA_SUPPORT 18*876a25d2SStefano Babic #define CONFIG_SPL_SPI_SUPPORT 19*876a25d2SStefano Babic #define CONFIG_SPL_SPI_FLASH_SUPPORT 20*876a25d2SStefano Babic #define CONFIG_SPL_SPI_LOAD 21*876a25d2SStefano Babic #define CONFIG_SYS_SPI_U_BOOT_OFFS (64 * 1024) 22*876a25d2SStefano Babic #include "imx6_spl.h" 23*876a25d2SStefano Babic #endif 24*876a25d2SStefano Babic 25*876a25d2SStefano Babic #include "mx6_common.h" 26*876a25d2SStefano Babic 27*876a25d2SStefano Babic /* Thermal */ 28*876a25d2SStefano Babic #define CONFIG_IMX_THERMAL 29*876a25d2SStefano Babic 30*876a25d2SStefano Babic /* Serial */ 31*876a25d2SStefano Babic #define CONFIG_MXC_UART 32*876a25d2SStefano Babic #define CONFIG_MXC_UART_BASE UART2_BASE 33*876a25d2SStefano Babic #define CONFIG_CONSOLE_DEV "ttymxc1" 34*876a25d2SStefano Babic 35*876a25d2SStefano Babic #define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024) 36*876a25d2SStefano Babic 37*876a25d2SStefano Babic /* Early setup */ 38*876a25d2SStefano Babic #define CONFIG_BOARD_EARLY_INIT_F 39*876a25d2SStefano Babic #define CONFIG_BOARD_LATE_INIT 40*876a25d2SStefano Babic #define CONFIG_DISPLAY_BOARDINFO_LATE 41*876a25d2SStefano Babic 42*876a25d2SStefano Babic 43*876a25d2SStefano Babic /* Size of malloc() pool */ 44*876a25d2SStefano Babic #define CONFIG_SYS_MALLOC_LEN (8 * SZ_1M) 45*876a25d2SStefano Babic 46*876a25d2SStefano Babic /* Ethernet */ 47*876a25d2SStefano Babic #define CONFIG_FEC_MXC 48*876a25d2SStefano Babic #define CONFIG_MII 49*876a25d2SStefano Babic #define IMX_FEC_BASE ENET_BASE_ADDR 50*876a25d2SStefano Babic #define CONFIG_FEC_XCV_TYPE RGMII 51*876a25d2SStefano Babic #define CONFIG_ETHPRIME "FEC" 52*876a25d2SStefano Babic #define CONFIG_FEC_MXC_PHYADDR 3 53*876a25d2SStefano Babic 54*876a25d2SStefano Babic #define CONFIG_PHYLIB 55*876a25d2SStefano Babic #define CONFIG_PHY_MICREL 56*876a25d2SStefano Babic #define CONFIG_PHY_KSZ9031 57*876a25d2SStefano Babic 58*876a25d2SStefano Babic /* SPI Flash */ 59*876a25d2SStefano Babic #define CONFIG_MXC_SPI 60*876a25d2SStefano Babic #define CONFIG_SF_DEFAULT_BUS 0 61*876a25d2SStefano Babic #define CONFIG_SF_DEFAULT_CS 0 62*876a25d2SStefano Babic #define CONFIG_SF_DEFAULT_SPEED 20000000 63*876a25d2SStefano Babic #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0 64*876a25d2SStefano Babic 65*876a25d2SStefano Babic /* I2C Configs */ 66*876a25d2SStefano Babic #define CONFIG_SYS_I2C 67*876a25d2SStefano Babic #define CONFIG_SYS_I2C_MXC 68*876a25d2SStefano Babic #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 2 */ 69*876a25d2SStefano Babic #define CONFIG_SYS_I2C_SPEED 100000 70*876a25d2SStefano Babic 71*876a25d2SStefano Babic #ifndef CONFIG_SPL_BUILD 72*876a25d2SStefano Babic #define CONFIG_CMD_NAND 73*876a25d2SStefano Babic /* Enable NAND support */ 74*876a25d2SStefano Babic #define CONFIG_CMD_NAND_TRIMFFS 75*876a25d2SStefano Babic #define CONFIG_NAND_MXS 76*876a25d2SStefano Babic #define CONFIG_SYS_MAX_NAND_DEVICE 1 77*876a25d2SStefano Babic #define CONFIG_SYS_NAND_BASE 0x40000000 78*876a25d2SStefano Babic #define CONFIG_SYS_NAND_5_ADDR_CYCLE 79*876a25d2SStefano Babic #define CONFIG_SYS_NAND_ONFI_DETECTION 80*876a25d2SStefano Babic #endif 81*876a25d2SStefano Babic 82*876a25d2SStefano Babic /* DMA stuff, needed for GPMI/MXS NAND support */ 83*876a25d2SStefano Babic #define CONFIG_APBH_DMA 84*876a25d2SStefano Babic #define CONFIG_APBH_DMA_BURST 85*876a25d2SStefano Babic #define CONFIG_APBH_DMA_BURST8 86*876a25d2SStefano Babic 87*876a25d2SStefano Babic /* Filesystem support */ 88*876a25d2SStefano Babic #define CONFIG_LZO 89*876a25d2SStefano Babic #define CONFIG_CMD_UBIFS 90*876a25d2SStefano Babic #define CONFIG_CMD_MTDPARTS 91*876a25d2SStefano Babic #define CONFIG_MTD_PARTITIONS 92*876a25d2SStefano Babic #define CONFIG_MTD_DEVICE 93*876a25d2SStefano Babic #define MTDIDS_DEFAULT "nand0=nand" 94*876a25d2SStefano Babic #define MTDPARTS_DEFAULT "mtdparts=nand:16m(uboot),1m(env),-(rootfs)" 95*876a25d2SStefano Babic 96*876a25d2SStefano Babic /* Various command support */ 97*876a25d2SStefano Babic #define CONFIG_CMD_BMODE /* set eFUSE shadow for a boot dev and reset */ 98*876a25d2SStefano Babic #define CONFIG_CMD_HDMIDETECT /* detect HDMI output device */ 99*876a25d2SStefano Babic #define CONFIG_CMD_GSC 100*876a25d2SStefano Babic #define CONFIG_CMD_EECONFIG /* Gateworks EEPROM config cmd */ 101*876a25d2SStefano Babic #define CONFIG_CMD_UBI 102*876a25d2SStefano Babic #define CONFIG_RBTREE 103*876a25d2SStefano Babic 104*876a25d2SStefano Babic /* Physical Memory Map */ 105*876a25d2SStefano Babic #define CONFIG_NR_DRAM_BANKS 1 106*876a25d2SStefano Babic #define PHYS_SDRAM MMDC0_ARB_BASE_ADDR 107*876a25d2SStefano Babic 108*876a25d2SStefano Babic #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM 109*876a25d2SStefano Babic #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR 110*876a25d2SStefano Babic #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE 111*876a25d2SStefano Babic 112*876a25d2SStefano Babic #define CONFIG_SYS_INIT_SP_OFFSET \ 113*876a25d2SStefano Babic (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 114*876a25d2SStefano Babic #define CONFIG_SYS_INIT_SP_ADDR \ 115*876a25d2SStefano Babic (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 116*876a25d2SStefano Babic 117*876a25d2SStefano Babic /* MMC Configs */ 118*876a25d2SStefano Babic #define CONFIG_SYS_FSL_ESDHC_ADDR 0 119*876a25d2SStefano Babic #define CONFIG_SYS_FSL_USDHC_NUM 1 120*876a25d2SStefano Babic 121*876a25d2SStefano Babic /* Environment organization */ 122*876a25d2SStefano Babic #define CONFIG_ENV_IS_IN_SPI_FLASH 123*876a25d2SStefano Babic #define CONFIG_ENV_SIZE (16 * 1024) 124*876a25d2SStefano Babic #define CONFIG_ENV_OFFSET (1024 * SZ_1K) 125*876a25d2SStefano Babic #define CONFIG_ENV_SECT_SIZE (64 * SZ_1K) 126*876a25d2SStefano Babic #define CONFIG_ENV_SPI_BUS CONFIG_SF_DEFAULT_BUS 127*876a25d2SStefano Babic #define CONFIG_ENV_SPI_CS CONFIG_SF_DEFAULT_CS 128*876a25d2SStefano Babic #define CONFIG_ENV_SPI_MODE CONFIG_SF_DEFAULT_MODE 129*876a25d2SStefano Babic #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED 130*876a25d2SStefano Babic #define CONFIG_SYS_REDUNDAND_ENVIRONMENT 131*876a25d2SStefano Babic #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \ 132*876a25d2SStefano Babic CONFIG_ENV_SECT_SIZE) 133*876a25d2SStefano Babic #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE 134*876a25d2SStefano Babic 135*876a25d2SStefano Babic #ifdef CONFIG_ENV_IS_IN_NAND 136*876a25d2SStefano Babic #define CONFIG_ENV_OFFSET (0x1E0000) 137*876a25d2SStefano Babic #define CONFIG_ENV_SECT_SIZE (128 * SZ_1K) 138*876a25d2SStefano Babic #endif 139*876a25d2SStefano Babic 140*876a25d2SStefano Babic #endif 141