11c1b7c37SLars Poeschel /* 21c1b7c37SLars Poeschel * pcm051.h 31c1b7c37SLars Poeschel * 41c1b7c37SLars Poeschel * Phytec phyCORE-AM335x (pcm051) boards information header 51c1b7c37SLars Poeschel * 61c1b7c37SLars Poeschel * Copyright (C) 2013 Lemonage Software GmbH 71c1b7c37SLars Poeschel * Author Lars Poeschel <poeschel@lemonage.de> 81c1b7c37SLars Poeschel * 91c1b7c37SLars Poeschel * This program is free software; you can redistribute it and/or 101c1b7c37SLars Poeschel * modify it under the terms of the GNU General Public License as 111c1b7c37SLars Poeschel * published by the Free Software Foundation version 2. 121c1b7c37SLars Poeschel * 131c1b7c37SLars Poeschel * This program is distributed "as is" WITHOUT ANY WARRANTY of any 141c1b7c37SLars Poeschel * kind, whether express or implied; without even the implied warranty 151c1b7c37SLars Poeschel * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 161c1b7c37SLars Poeschel * GNU General Public License for more details. 171c1b7c37SLars Poeschel */ 181c1b7c37SLars Poeschel 191c1b7c37SLars Poeschel #ifndef __CONFIG_PCM051_H 201c1b7c37SLars Poeschel #define __CONFIG_PCM051_H 211c1b7c37SLars Poeschel 221c1b7c37SLars Poeschel #define CONFIG_AM33XX 234a0eb757SSRICHARAN R #define CONFIG_OMAP 241c1b7c37SLars Poeschel 2598f92001STom Rini #include <asm/arch/omap.h> 261c1b7c37SLars Poeschel 271c1b7c37SLars Poeschel #define CONFIG_DMA_COHERENT 281c1b7c37SLars Poeschel #define CONFIG_DMA_COHERENT_SIZE (1 << 20) 291c1b7c37SLars Poeschel 301c1b7c37SLars Poeschel #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */ 311c1b7c37SLars Poeschel #define CONFIG_SYS_MALLOC_LEN (1024 << 10) 321c1b7c37SLars Poeschel #define CONFIG_SYS_LONGHELP /* undef to save memory */ 331c1b7c37SLars Poeschel #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 341c1b7c37SLars Poeschel #define CONFIG_SYS_PROMPT "U-Boot# " 351c1b7c37SLars Poeschel #define CONFIG_SYS_NO_FLASH 361c1b7c37SLars Poeschel #define MACH_TYPE_PCM051 4144 /* Until the next sync */ 371c1b7c37SLars Poeschel #define CONFIG_MACH_TYPE MACH_TYPE_PCM051 381c1b7c37SLars Poeschel 391c1b7c37SLars Poeschel #define CONFIG_OF_LIBFDT 401c1b7c37SLars Poeschel #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 411c1b7c37SLars Poeschel #define CONFIG_SETUP_MEMORY_TAGS 421c1b7c37SLars Poeschel #define CONFIG_INITRD_TAG 431c1b7c37SLars Poeschel 441c1b7c37SLars Poeschel /* commands to include */ 451c1b7c37SLars Poeschel #include <config_cmd_default.h> 461c1b7c37SLars Poeschel 471c1b7c37SLars Poeschel #define CONFIG_CMD_ASKENV 481c1b7c37SLars Poeschel #define CONFIG_VERSION_VARIABLE 491c1b7c37SLars Poeschel 501c1b7c37SLars Poeschel /* set to negative value for no autoboot */ 511c1b7c37SLars Poeschel #define CONFIG_BOOTDELAY 1 521c1b7c37SLars Poeschel #define CONFIG_ENV_VARS_UBOOT_CONFIG 531c1b7c37SLars Poeschel #define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG 541c1b7c37SLars Poeschel #define CONFIG_EXTRA_ENV_SETTINGS \ 551c1b7c37SLars Poeschel "loadaddr=0x80007fc0\0" \ 561c1b7c37SLars Poeschel "fdtaddr=0x80000000\0" \ 571c1b7c37SLars Poeschel "rdaddr=0x81000000\0" \ 581c1b7c37SLars Poeschel "bootfile=uImage\0" \ 591c1b7c37SLars Poeschel "fdtfile=pcm051.dtb\0" \ 601c1b7c37SLars Poeschel "console=ttyO0,115200n8\0" \ 611c1b7c37SLars Poeschel "optargs=\0" \ 621c1b7c37SLars Poeschel "mmcdev=0\0" \ 631c1b7c37SLars Poeschel "mmcroot=/dev/mmcblk0p2 ro\0" \ 641c1b7c37SLars Poeschel "mmcrootfstype=ext4 rootwait\0" \ 651c1b7c37SLars Poeschel "ramroot=/dev/ram0 rw ramdisk_size=65536 initrd=${rdaddr},64M\0" \ 661c1b7c37SLars Poeschel "ramrootfstype=ext2\0" \ 671c1b7c37SLars Poeschel "mmcargs=setenv bootargs console=${console} " \ 681c1b7c37SLars Poeschel "${optargs} " \ 691c1b7c37SLars Poeschel "root=${mmcroot} " \ 701c1b7c37SLars Poeschel "rootfstype=${mmcrootfstype}\0" \ 711c1b7c37SLars Poeschel "bootenv=uEnv.txt\0" \ 721c1b7c37SLars Poeschel "loadbootenv=fatload mmc ${mmcdev} ${loadaddr} ${bootenv}\0" \ 731c1b7c37SLars Poeschel "importbootenv=echo Importing environment from mmc ...; " \ 741c1b7c37SLars Poeschel "env import -t $loadaddr $filesize\0" \ 751c1b7c37SLars Poeschel "ramargs=setenv bootargs console=${console} " \ 761c1b7c37SLars Poeschel "${optargs} " \ 771c1b7c37SLars Poeschel "root=${ramroot} " \ 781c1b7c37SLars Poeschel "rootfstype=${ramrootfstype}\0" \ 791c1b7c37SLars Poeschel "loadramdisk=fatload mmc ${mmcdev} ${rdaddr} ramdisk.gz\0" \ 801c1b7c37SLars Poeschel "loaduimagefat=fatload mmc ${mmcdev} ${loadaddr} ${bootfile}\0" \ 811c1b7c37SLars Poeschel "loaduimage=ext2load mmc ${mmcdev}:2 ${loadaddr} ${bootfile}\0" \ 821c1b7c37SLars Poeschel "mmcboot=echo Booting from mmc ...; " \ 831c1b7c37SLars Poeschel "run mmcargs; " \ 841c1b7c37SLars Poeschel "bootm ${loadaddr}\0" \ 851c1b7c37SLars Poeschel "ramboot=echo Booting from ramdisk ...; " \ 861c1b7c37SLars Poeschel "run ramargs; " \ 871c1b7c37SLars Poeschel "bootm ${loadaddr}\0" \ 881c1b7c37SLars Poeschel 891c1b7c37SLars Poeschel #define CONFIG_BOOTCOMMAND \ 901c1b7c37SLars Poeschel "mmc dev ${mmcdev}; if mmc rescan; then " \ 911c1b7c37SLars Poeschel "echo SD/MMC found on device ${mmcdev};" \ 921c1b7c37SLars Poeschel "if run loadbootenv; then " \ 931c1b7c37SLars Poeschel "echo Loaded environment from ${bootenv};" \ 941c1b7c37SLars Poeschel "run importbootenv;" \ 951c1b7c37SLars Poeschel "fi;" \ 961c1b7c37SLars Poeschel "if test -n $uenvcmd; then " \ 971c1b7c37SLars Poeschel "echo Running uenvcmd ...;" \ 981c1b7c37SLars Poeschel "run uenvcmd;" \ 991c1b7c37SLars Poeschel "fi;" \ 1001c1b7c37SLars Poeschel "if run loaduimage; then " \ 1011c1b7c37SLars Poeschel "run mmcboot;" \ 1021c1b7c37SLars Poeschel "fi;" \ 1031c1b7c37SLars Poeschel "fi;" \ 1041c1b7c37SLars Poeschel 1051c1b7c37SLars Poeschel /* Clock Defines */ 1061c1b7c37SLars Poeschel #define V_OSCK 25000000 /* Clock output from T2 */ 1071c1b7c37SLars Poeschel #define V_SCLK (V_OSCK) 1081c1b7c37SLars Poeschel 1091c1b7c37SLars Poeschel #define CONFIG_CMD_ECHO 1101c1b7c37SLars Poeschel 1111c1b7c37SLars Poeschel /* max number of command args */ 1121c1b7c37SLars Poeschel #define CONFIG_SYS_MAXARGS 16 1131c1b7c37SLars Poeschel 1141c1b7c37SLars Poeschel /* Console I/O Buffer Size */ 1151c1b7c37SLars Poeschel #define CONFIG_SYS_CBSIZE 512 1161c1b7c37SLars Poeschel 1171c1b7c37SLars Poeschel /* Print Buffer Size */ 1181c1b7c37SLars Poeschel #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \ 1191c1b7c37SLars Poeschel + sizeof(CONFIG_SYS_PROMPT) + 16) 1201c1b7c37SLars Poeschel 1211c1b7c37SLars Poeschel /* Boot Argument Buffer Size */ 1221c1b7c37SLars Poeschel #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 1231c1b7c37SLars Poeschel 1241c1b7c37SLars Poeschel /* 1251c1b7c37SLars Poeschel * memtest works on 8 MB in DRAM after skipping 32MB from 1261c1b7c37SLars Poeschel * start addr of ram disk 1271c1b7c37SLars Poeschel */ 1281c1b7c37SLars Poeschel #define CONFIG_SYS_MEMTEST_START (PHYS_DRAM_1 + (64 * 1024 * 1024)) 1291c1b7c37SLars Poeschel #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START \ 1301c1b7c37SLars Poeschel + (8 * 1024 * 1024)) 1311c1b7c37SLars Poeschel 1321c1b7c37SLars Poeschel #define CONFIG_SYS_LOAD_ADDR 0x80007fc0 /* Default load address */ 1331c1b7c37SLars Poeschel 1341c1b7c37SLars Poeschel #define CONFIG_MMC 1351c1b7c37SLars Poeschel #define CONFIG_GENERIC_MMC 1361c1b7c37SLars Poeschel #define CONFIG_OMAP_HSMMC 1371c1b7c37SLars Poeschel #define CONFIG_CMD_MMC 1381c1b7c37SLars Poeschel #define CONFIG_DOS_PARTITION 1391c1b7c37SLars Poeschel #define CONFIG_CMD_FAT 1401c1b7c37SLars Poeschel #define CONFIG_CMD_EXT2 1411c1b7c37SLars Poeschel 1421c1b7c37SLars Poeschel #define CONFIG_SPI 1431c1b7c37SLars Poeschel #define CONFIG_OMAP3_SPI 1441c1b7c37SLars Poeschel #define CONFIG_MTD_DEVICE 1451c1b7c37SLars Poeschel #define CONFIG_SPI_FLASH 1461c1b7c37SLars Poeschel #define CONFIG_SPI_FLASH_WINBOND 1471c1b7c37SLars Poeschel #define CONFIG_CMD_SF 1481c1b7c37SLars Poeschel #define CONFIG_SF_DEFAULT_SPEED 24000000 1491c1b7c37SLars Poeschel 1501c1b7c37SLars Poeschel /* Physical Memory Map */ 1511c1b7c37SLars Poeschel #define CONFIG_NR_DRAM_BANKS 1 /* 1 bank of DRAM */ 1521c1b7c37SLars Poeschel #define PHYS_DRAM_1 0x80000000 /* DRAM Bank #1 */ 1531c1b7c37SLars Poeschel #define CONFIG_MAX_RAM_BANK_SIZE (1024 << 19) /* 512MiB */ 1541c1b7c37SLars Poeschel 1551c1b7c37SLars Poeschel #define CONFIG_SYS_SDRAM_BASE PHYS_DRAM_1 1561c1b7c37SLars Poeschel #define CONFIG_SYS_INIT_SP_ADDR (NON_SECURE_SRAM_END - \ 1571c1b7c37SLars Poeschel GENERATED_GBL_DATA_SIZE) 1581c1b7c37SLars Poeschel /* Platform/Board specific defs */ 1591c1b7c37SLars Poeschel #define CONFIG_SYS_TIMERBASE 0x48040000 /* Use Timer2 */ 1601c1b7c37SLars Poeschel #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 16115191c91SMark Jackson #define CONFIG_SYS_HZ 1000 /* 1ms clock */ 1621c1b7c37SLars Poeschel 1631c1b7c37SLars Poeschel #define CONFIG_CONS_INDEX 1 1641c1b7c37SLars Poeschel /* NS16550 Configuration */ 1651c1b7c37SLars Poeschel #define CONFIG_SYS_NS16550 1661c1b7c37SLars Poeschel #define CONFIG_SYS_NS16550_SERIAL 1671c1b7c37SLars Poeschel #define CONFIG_SYS_NS16550_REG_SIZE (-4) 1681c1b7c37SLars Poeschel #define CONFIG_SYS_NS16550_CLK (48000000) 1691c1b7c37SLars Poeschel #define CONFIG_SYS_NS16550_COM1 0x44e09000 /* Base EVM has UART0 */ 1701c1b7c37SLars Poeschel #define CONFIG_SYS_NS16550_COM2 0x48022000 /* UART1 */ 1711c1b7c37SLars Poeschel #define CONFIG_SYS_NS16550_COM3 0x48024000 /* UART2 */ 1721c1b7c37SLars Poeschel #define CONFIG_SYS_NS16550_COM4 0x481a6000 /* UART3 */ 1731c1b7c37SLars Poeschel #define CONFIG_SYS_NS16550_COM5 0x481a8000 /* UART4 */ 1741c1b7c37SLars Poeschel #define CONFIG_SYS_NS16550_COM6 0x481aa000 /* UART5 */ 1751c1b7c37SLars Poeschel 1761c1b7c37SLars Poeschel /* I2C Configuration */ 1771c1b7c37SLars Poeschel #define CONFIG_I2C 1781c1b7c37SLars Poeschel #define CONFIG_CMD_I2C 1791c1b7c37SLars Poeschel #define CONFIG_HARD_I2C 1801c1b7c37SLars Poeschel #define CONFIG_SYS_I2C_SPEED 100000 1811c1b7c37SLars Poeschel #define CONFIG_SYS_I2C_SLAVE 1 1821c1b7c37SLars Poeschel #define CONFIG_I2C_MULTI_BUS 1831c1b7c37SLars Poeschel #define CONFIG_DRIVER_OMAP24XX_I2C 1841c1b7c37SLars Poeschel #define CONFIG_CMD_EEPROM 1851c1b7c37SLars Poeschel #define CONFIG_ENV_EEPROM_IS_ON_I2C 1861c1b7c37SLars Poeschel #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* Main EEPROM */ 1871c1b7c37SLars Poeschel #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 1881c1b7c37SLars Poeschel #define CONFIG_SYS_I2C_MULTI_EEPROMS 1891c1b7c37SLars Poeschel 1901c1b7c37SLars Poeschel #define CONFIG_OMAP_GPIO 1911c1b7c37SLars Poeschel 1921c1b7c37SLars Poeschel #define CONFIG_BAUDRATE 115200 1931c1b7c37SLars Poeschel #define CONFIG_SYS_BAUDRATE_TABLE { 110, 300, 600, 1200, 2400, \ 1941c1b7c37SLars Poeschel 4800, 9600, 14400, 19200, 28800, 38400, 56000, 57600, 115200 } 1951c1b7c37SLars Poeschel 196*47c6ea07SSRICHARAN R /* CPU */ 197*47c6ea07SSRICHARAN R #define CONFIG_ARCH_CPU_INIT 198*47c6ea07SSRICHARAN R 1991c1b7c37SLars Poeschel #define CONFIG_ENV_OVERWRITE 2001c1b7c37SLars Poeschel #define CONFIG_SYS_CONSOLE_INFO_QUIET 2011c1b7c37SLars Poeschel 2021c1b7c37SLars Poeschel #define CONFIG_ENV_IS_NOWHERE 2031c1b7c37SLars Poeschel 2041c1b7c37SLars Poeschel /* Defines for SPL */ 2051c1b7c37SLars Poeschel #define CONFIG_SPL 2061c1b7c37SLars Poeschel #define CONFIG_SPL_FRAMEWORK 2071c1b7c37SLars Poeschel #define CONFIG_SPL_TEXT_BASE 0x402F0400 2081c1b7c37SLars Poeschel #define CONFIG_SPL_MAX_SIZE (101 * 1024) 2091c1b7c37SLars Poeschel #define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR 2101c1b7c37SLars Poeschel 2111c1b7c37SLars Poeschel #define CONFIG_SPL_BSS_START_ADDR 0x80000000 2121c1b7c37SLars Poeschel #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */ 2131c1b7c37SLars Poeschel 2141c1b7c37SLars Poeschel #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */ 2151c1b7c37SLars Poeschel #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */ 2161c1b7c37SLars Poeschel #define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1 2171c1b7c37SLars Poeschel #define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img" 2181c1b7c37SLars Poeschel #define CONFIG_SPL_MMC_SUPPORT 2191c1b7c37SLars Poeschel #define CONFIG_SPL_FAT_SUPPORT 2201c1b7c37SLars Poeschel #define CONFIG_SPL_I2C_SUPPORT 2211c1b7c37SLars Poeschel 2221c1b7c37SLars Poeschel #define CONFIG_SPL_LIBCOMMON_SUPPORT 2231c1b7c37SLars Poeschel #define CONFIG_SPL_LIBDISK_SUPPORT 2241c1b7c37SLars Poeschel #define CONFIG_SPL_LIBGENERIC_SUPPORT 2251c1b7c37SLars Poeschel #define CONFIG_SPL_SERIAL_SUPPORT 2261c1b7c37SLars Poeschel #define CONFIG_SPL_GPIO_SUPPORT 2271c1b7c37SLars Poeschel #define CONFIG_SPL_YMODEM_SUPPORT 2281c1b7c37SLars Poeschel #define CONFIG_SPL_NET_SUPPORT 2291c1b7c37SLars Poeschel #define CONFIG_SPL_NET_VCI_STRING "pcm051 U-Boot SPL" 2301c1b7c37SLars Poeschel #define CONFIG_SPL_ETH_SUPPORT 2311c1b7c37SLars Poeschel #define CONFIG_SPL_SPI_SUPPORT 2321c1b7c37SLars Poeschel #define CONFIG_SPL_SPI_FLASH_SUPPORT 2331c1b7c37SLars Poeschel #define CONFIG_SPL_SPI_LOAD 2341c1b7c37SLars Poeschel #define CONFIG_SPL_SPI_BUS 0 2351c1b7c37SLars Poeschel #define CONFIG_SPL_SPI_CS 0 2361c1b7c37SLars Poeschel #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x20000 2371c1b7c37SLars Poeschel #define CONFIG_SYS_SPI_U_BOOT_SIZE 0x40000 23865cdd643SAlbert ARIBAUD #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/am33xx/u-boot-spl.lds" 2391c1b7c37SLars Poeschel 2401c1b7c37SLars Poeschel /* 2411c1b7c37SLars Poeschel * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM 2421c1b7c37SLars Poeschel * 64 bytes before this address should be set aside for u-boot.img's 2431c1b7c37SLars Poeschel * header. That is 0x800FFFC0--0x80100000 should not be used for any 2441c1b7c37SLars Poeschel * other needs. 2451c1b7c37SLars Poeschel */ 2461c1b7c37SLars Poeschel #define CONFIG_SYS_TEXT_BASE 0x80800000 2471c1b7c37SLars Poeschel #define CONFIG_SYS_SPL_MALLOC_START 0x80208000 2481c1b7c37SLars Poeschel #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 2491c1b7c37SLars Poeschel 2501c1b7c37SLars Poeschel /* Since SPL did pll and ddr initialization for us, 2511c1b7c37SLars Poeschel * we don't need to do it twice. 2521c1b7c37SLars Poeschel */ 2531c1b7c37SLars Poeschel #ifndef CONFIG_SPL_BUILD 2541c1b7c37SLars Poeschel #define CONFIG_SKIP_LOWLEVEL_INIT 2551c1b7c37SLars Poeschel #endif 2561c1b7c37SLars Poeschel 2571c1b7c37SLars Poeschel /* 2581c1b7c37SLars Poeschel * USB configuration 2591c1b7c37SLars Poeschel */ 2601c1b7c37SLars Poeschel #define CONFIG_USB_MUSB_DSPS 2611c1b7c37SLars Poeschel #define CONFIG_ARCH_MISC_INIT 2621c1b7c37SLars Poeschel #define CONFIG_MUSB_GADGET 2631c1b7c37SLars Poeschel #define CONFIG_MUSB_PIO_ONLY 2641c1b7c37SLars Poeschel #define CONFIG_USB_GADGET_DUALSPEED 2651c1b7c37SLars Poeschel #define CONFIG_MUSB_HOST 2661c1b7c37SLars Poeschel #define CONFIG_AM335X_USB0 2671c1b7c37SLars Poeschel #define CONFIG_AM335X_USB0_MODE MUSB_PERIPHERAL 2681c1b7c37SLars Poeschel #define CONFIG_AM335X_USB1 2691c1b7c37SLars Poeschel #define CONFIG_AM335X_USB1_MODE MUSB_HOST 2701c1b7c37SLars Poeschel 2711c1b7c37SLars Poeschel #ifdef CONFIG_MUSB_HOST 2721c1b7c37SLars Poeschel #define CONFIG_CMD_USB 2731c1b7c37SLars Poeschel #define CONFIG_USB_STORAGE 2741c1b7c37SLars Poeschel #endif 2751c1b7c37SLars Poeschel 2761c1b7c37SLars Poeschel #ifdef CONFIG_MUSB_GADGET 2771c1b7c37SLars Poeschel #define CONFIG_USB_ETHER 2781c1b7c37SLars Poeschel #define CONFIG_USB_ETH_RNDIS 2791c1b7c37SLars Poeschel #endif /* CONFIG_MUSB_GADGET */ 2801c1b7c37SLars Poeschel 2811c1b7c37SLars Poeschel /* Unsupported features */ 2821c1b7c37SLars Poeschel #undef CONFIG_USE_IRQ 2831c1b7c37SLars Poeschel 2841c1b7c37SLars Poeschel #define CONFIG_CMD_NET 2851c1b7c37SLars Poeschel #define CONFIG_CMD_DHCP 2861c1b7c37SLars Poeschel #define CONFIG_CMD_PING 2871c1b7c37SLars Poeschel #define CONFIG_DRIVER_TI_CPSW 2881c1b7c37SLars Poeschel #define CONFIG_MII 2891c1b7c37SLars Poeschel #define CONFIG_BOOTP_DEFAULT 2901c1b7c37SLars Poeschel #define CONFIG_BOOTP_DNS 2911c1b7c37SLars Poeschel #define CONFIG_BOOTP_DNS2 2921c1b7c37SLars Poeschel #define CONFIG_BOOTP_SEND_HOSTNAME 2931c1b7c37SLars Poeschel #define CONFIG_BOOTP_GATEWAY 2941c1b7c37SLars Poeschel #define CONFIG_BOOTP_SUBNETMASK 2951c1b7c37SLars Poeschel #define CONFIG_NET_RETRY_COUNT 10 2961c1b7c37SLars Poeschel #define CONFIG_NET_MULTI 2971c1b7c37SLars Poeschel #define CONFIG_PHY_GIGE 2981c1b7c37SLars Poeschel #define CONFIG_PHYLIB 2991c1b7c37SLars Poeschel #define CONFIG_PHY_ADDR 0 3001c1b7c37SLars Poeschel #define CONFIG_PHY_SMSC 3011c1b7c37SLars Poeschel 3021c1b7c37SLars Poeschel #endif /* ! __CONFIG_PCM051_H */ 303