xref: /rk3399_rockchip-uboot/include/configs/p1_twr.h (revision 26e79b6547352235fe1bdcda668fe197a8ffdb92)
1 /*
2  * Copyright 2013 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 /*
8  * QorIQ P1 Tower boards configuration file
9  */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12 
13 #if defined(CONFIG_TWR_P1025)
14 #define CONFIG_BOARDNAME "TWR-P1025"
15 #define CONFIG_PHY_ATHEROS
16 #define CONFIG_QE
17 #define CONFIG_SYS_LBC_LBCR	0x00080000	/* Conversion of LBC addr */
18 #define CONFIG_SYS_LBC_LCRR	0x80000002	/* LB clock ratio reg */
19 #endif
20 
21 #ifdef CONFIG_SDCARD
22 #define CONFIG_RAMBOOT_SDCARD
23 #define CONFIG_SYS_RAMBOOT
24 #define CONFIG_SYS_EXTRA_ENV_RELOC
25 #define CONFIG_SYS_TEXT_BASE		0x11000000
26 #define CONFIG_RESET_VECTOR_ADDRESS	0x110bfffc
27 #endif
28 
29 #ifndef CONFIG_SYS_TEXT_BASE
30 #define CONFIG_SYS_TEXT_BASE		0xeff40000
31 #endif
32 
33 #ifndef CONFIG_RESET_VECTOR_ADDRESS
34 #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
35 #endif
36 
37 #ifndef CONFIG_SYS_MONITOR_BASE
38 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
39 #endif
40 
41 #define CONFIG_MP
42 
43 #define CONFIG_FSL_ELBC
44 #define CONFIG_PCIE1	/* PCIE controller 1 (slot 1) */
45 #define CONFIG_PCIE2	/* PCIE controller 2 (slot 2) */
46 #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
47 #define CONFIG_PCI_INDIRECT_BRIDGE	/* indirect PCI bridge support */
48 #define CONFIG_FSL_PCIE_RESET	/* need PCIe reset errata */
49 #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
50 
51 #define CONFIG_TSEC_ENET	/* tsec ethernet support */
52 #define CONFIG_ENV_OVERWRITE
53 
54 #define CONFIG_CMD_SATA
55 #define CONFIG_SATA_SIL3114
56 #define CONFIG_SYS_SATA_MAX_DEVICE	2
57 #define CONFIG_LIBATA
58 #define CONFIG_LBA48
59 
60 #ifndef __ASSEMBLY__
61 extern unsigned long get_board_sys_clk(unsigned long dummy);
62 #endif
63 #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0) /*sysclk for TWR-P1025 */
64 
65 #define CONFIG_DDR_CLK_FREQ	66666666
66 
67 #define CONFIG_HWCONFIG
68 /*
69  * These can be toggled for performance analysis, otherwise use default.
70  */
71 #define CONFIG_L2_CACHE
72 #define CONFIG_BTB
73 
74 #define CONFIG_BOARD_EARLY_INIT_F	/* Call board_pre_init */
75 
76 #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
77 #define CONFIG_SYS_MEMTEST_END		0x1fffffff
78 #define CONFIG_PANIC_HANG	/* do not reset board on panic */
79 
80 #define CONFIG_SYS_CCSRBAR		0xffe00000
81 #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
82 
83 /* DDR Setup */
84 #define CONFIG_SYS_FSL_DDR3
85 
86 #define CONFIG_SYS_SDRAM_SIZE_LAW	LAW_SIZE_512M
87 #define CONFIG_CHIP_SELECTS_PER_CTRL	1
88 
89 #define CONFIG_SYS_SDRAM_SIZE		(1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
90 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
91 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
92 
93 #define CONFIG_NUM_DDR_CONTROLLERS	1
94 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
95 
96 /* Default settings for DDR3 */
97 #define CONFIG_SYS_DDR_CS0_BNDS		0x0000001f
98 #define CONFIG_SYS_DDR_CS0_CONFIG	0x80014202
99 #define CONFIG_SYS_DDR_CS0_CONFIG_2	0x00000000
100 #define CONFIG_SYS_DDR_CS1_BNDS		0x00000000
101 #define CONFIG_SYS_DDR_CS1_CONFIG	0x00000000
102 #define CONFIG_SYS_DDR_CS1_CONFIG_2	0x00000000
103 
104 #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
105 #define CONFIG_SYS_DDR_INIT_ADDR	0x00000000
106 #define CONFIG_SYS_DDR_INIT_EXT_ADDR	0x00000000
107 #define CONFIG_SYS_DDR_MODE_CONTROL	0x00000000
108 
109 #define CONFIG_SYS_DDR_ZQ_CONTROL	0x89080600
110 #define CONFIG_SYS_DDR_WRLVL_CONTROL	0x8655a608
111 #define CONFIG_SYS_DDR_SR_CNTR		0x00000000
112 #define CONFIG_SYS_DDR_RCW_1		0x00000000
113 #define CONFIG_SYS_DDR_RCW_2		0x00000000
114 #define CONFIG_SYS_DDR_CONTROL		0xc70c0000	/* Type = DDR3	*/
115 #define CONFIG_SYS_DDR_CONTROL_2	0x04401050
116 #define CONFIG_SYS_DDR_TIMING_4		0x00220001
117 #define CONFIG_SYS_DDR_TIMING_5		0x03402400
118 
119 #define CONFIG_SYS_DDR_TIMING_3		0x00020000
120 #define CONFIG_SYS_DDR_TIMING_0		0x00220004
121 #define CONFIG_SYS_DDR_TIMING_1		0x5c5b6544
122 #define CONFIG_SYS_DDR_TIMING_2		0x0fa880de
123 #define CONFIG_SYS_DDR_CLK_CTRL		0x03000000
124 #define CONFIG_SYS_DDR_MODE_1		0x80461320
125 #define CONFIG_SYS_DDR_MODE_2		0x00008000
126 #define CONFIG_SYS_DDR_INTERVAL		0x09480000
127 
128 /*
129  * Memory map
130  *
131  * 0x0000_0000 0x1fff_ffff	DDR		Up to 512MB cacheable
132  * 0x8000_0000 0xdfff_ffff	PCI Express Mem	1.5G non-cacheable(PCIe * 3)
133  * 0xffc0_0000 0xffc3_ffff	PCI IO range	256k non-cacheable
134  *
135  * Localbus
136  * 0xe000_0000 0xe002_0000	SSD1289		128K non-cacheable
137  * 0xec00_0000 0xefff_ffff	FLASH		Up to 64M non-cacheable
138  *
139  * 0xff90_0000 0xff97_ffff	L2 SRAM		Up to 512K cacheable
140  * 0xffd0_0000 0xffd0_3fff	init ram	16K Cacheable
141  * 0xffe0_0000 0xffef_ffff	CCSR		1M non-cacheable
142  */
143 
144 /*
145  * Local Bus Definitions
146  */
147 #define CONFIG_SYS_MAX_FLASH_SECT	512	/* 64M */
148 #define CONFIG_SYS_FLASH_BASE		0xec000000
149 
150 #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
151 
152 #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS)) \
153 	| BR_PS_16 | BR_V)
154 
155 #define CONFIG_FLASH_OR_PRELIM	0xfc0000b1
156 
157 #define CONFIG_SYS_SSD_BASE	0xe0000000
158 #define CONFIG_SYS_SSD_BASE_PHYS	CONFIG_SYS_SSD_BASE
159 #define CONFIG_SSD_BR_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_SSD_BASE_PHYS) | \
160 					BR_PS_16 | BR_V)
161 #define CONFIG_SSD_OR_PRELIM	(OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
162 				 OR_GPCM_ACS_DIV2 | OR_GPCM_SCY | \
163 				 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
164 
165 #define CONFIG_SYS_BR2_PRELIM CONFIG_SSD_BR_PRELIM
166 #define CONFIG_SYS_OR2_PRELIM CONFIG_SSD_OR_PRELIM
167 
168 #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
169 #define CONFIG_SYS_FLASH_QUIET_TEST
170 #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
171 
172 #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
173 
174 #undef CONFIG_SYS_FLASH_CHECKSUM
175 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
176 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
177 
178 #define CONFIG_FLASH_CFI_DRIVER
179 #define CONFIG_SYS_FLASH_CFI
180 #define CONFIG_SYS_FLASH_EMPTY_INFO
181 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
182 
183 #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
184 
185 #define CONFIG_SYS_INIT_RAM_LOCK
186 #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000
187 /* Initial L1 address */
188 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR
189 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
190 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
191 /* Size of used area in RAM */
192 #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
193 
194 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
195 					GENERATED_GBL_DATA_SIZE)
196 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
197 
198 #define CONFIG_SYS_MONITOR_LEN	(768 * 1024)
199 #define CONFIG_SYS_MALLOC_LEN	(1024 * 1024)/* Reserved for malloc */
200 
201 #define CONFIG_SYS_BR0_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
202 #define CONFIG_SYS_OR0_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
203 
204 /* Serial Port
205  * open - index 2
206  * shorted - index 1
207  */
208 #define CONFIG_CONS_INDEX		1
209 #undef CONFIG_SERIAL_SOFTWARE_FIFO
210 #define CONFIG_SYS_NS16550_SERIAL
211 #define CONFIG_SYS_NS16550_REG_SIZE	1
212 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
213 
214 #define CONFIG_SYS_BAUDRATE_TABLE	\
215 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
216 
217 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
218 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
219 
220 /* I2C */
221 #define CONFIG_SYS_I2C
222 #define CONFIG_SYS_I2C_FSL			/* Use FSL common I2C driver */
223 #define CONFIG_SYS_FSL_I2C_SPEED	400000	/* I2C spd and slave address */
224 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
225 #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
226 #define CONFIG_SYS_I2C_EEPROM_ADDR	0x52
227 
228 /*
229  * I2C2 EEPROM
230  */
231 #define CONFIG_SYS_FSL_I2C2_SPEED	400000	/* I2C spd and slave address */
232 #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
233 #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
234 
235 #define CONFIG_SYS_I2C_PCA9555_ADDR	0x23
236 
237 /* enable read and write access to EEPROM */
238 #define CONFIG_CMD_EEPROM
239 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
240 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
241 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
242 
243 /*
244  * eSPI - Enhanced SPI
245  */
246 #define CONFIG_HARD_SPI
247 
248 #if defined(CONFIG_PCI)
249 /*
250  * General PCI
251  * Memory space is mapped 1-1, but I/O space must start from 0.
252  */
253 
254 /* controller 2, direct to uli, tgtid 2, Base address 9000 */
255 #define CONFIG_SYS_PCIE2_NAME		"TWR-ELEV PCIe SLOT"
256 #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
257 #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
258 #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
259 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
260 #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
261 #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
262 #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
263 #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
264 
265 /* controller 1, tgtid 1, Base address a000 */
266 #define CONFIG_SYS_PCIE1_NAME		"mini PCIe SLOT"
267 #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
268 #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
269 #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
270 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
271 #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
272 #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
273 #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc00000
274 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
275 
276 #define CONFIG_CMD_PCI
277 
278 #define CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
279 #define CONFIG_DOS_PARTITION
280 #endif /* CONFIG_PCI */
281 
282 #if defined(CONFIG_TSEC_ENET)
283 
284 #define CONFIG_MII		/* MII PHY management */
285 #define CONFIG_TSEC1
286 #define CONFIG_TSEC1_NAME	"eTSEC1"
287 #undef CONFIG_TSEC2
288 #undef CONFIG_TSEC2_NAME
289 #define CONFIG_TSEC3
290 #define CONFIG_TSEC3_NAME	"eTSEC3"
291 
292 #define TSEC1_PHY_ADDR	2
293 #define TSEC2_PHY_ADDR	0
294 #define TSEC3_PHY_ADDR	1
295 
296 #define TSEC1_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
297 #define TSEC2_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
298 #define TSEC3_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
299 
300 #define TSEC1_PHYIDX	0
301 #define TSEC2_PHYIDX	0
302 #define TSEC3_PHYIDX	0
303 
304 #define CONFIG_ETHPRIME	"eTSEC1"
305 
306 #define CONFIG_PHY_GIGE	1	/* Include GbE speed/duplex detection */
307 
308 #define CONFIG_HAS_ETH0
309 #define CONFIG_HAS_ETH1
310 #undef CONFIG_HAS_ETH2
311 #endif /* CONFIG_TSEC_ENET */
312 
313 #ifdef CONFIG_QE
314 /* QE microcode/firmware address */
315 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
316 #define CONFIG_SYS_QE_FW_ADDR	0xefec0000
317 #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
318 #endif /* CONFIG_QE */
319 
320 #ifdef CONFIG_TWR_P1025
321 /*
322  * QE UEC ethernet configuration
323  */
324 #define CONFIG_MIIM_ADDRESS	(CONFIG_SYS_CCSRBAR + 0x82120)
325 
326 #undef CONFIG_UEC_ETH
327 #define CONFIG_PHY_MODE_NEED_CHANGE
328 
329 #define CONFIG_UEC_ETH1	/* ETH1 */
330 #define CONFIG_HAS_ETH0
331 
332 #ifdef CONFIG_UEC_ETH1
333 #define CONFIG_SYS_UEC1_UCC_NUM	0	/* UCC1 */
334 #define CONFIG_SYS_UEC1_RX_CLK	QE_CLK12 /* CLK12 for MII */
335 #define CONFIG_SYS_UEC1_TX_CLK	QE_CLK9 /* CLK9 for MII */
336 #define CONFIG_SYS_UEC1_ETH_TYPE	FAST_ETH
337 #define CONFIG_SYS_UEC1_PHY_ADDR	0x18	/* 0x18 for MII */
338 #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
339 #define CONFIG_SYS_UEC1_INTERFACE_SPEED	100
340 #endif /* CONFIG_UEC_ETH1 */
341 
342 #define CONFIG_UEC_ETH5	/* ETH5 */
343 #define CONFIG_HAS_ETH1
344 
345 #ifdef CONFIG_UEC_ETH5
346 #define CONFIG_SYS_UEC5_UCC_NUM	4	/* UCC5 */
347 #define CONFIG_SYS_UEC5_RX_CLK	QE_CLK_NONE
348 #define CONFIG_SYS_UEC5_TX_CLK	QE_CLK13 /* CLK 13 for RMII */
349 #define CONFIG_SYS_UEC5_ETH_TYPE	FAST_ETH
350 #define CONFIG_SYS_UEC5_PHY_ADDR	0x19	/* 0x19 for RMII */
351 #define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
352 #define CONFIG_SYS_UEC5_INTERFACE_SPEED	100
353 #endif /* CONFIG_UEC_ETH5 */
354 #endif /* CONFIG_TWR-P1025 */
355 
356 /*
357  * Dynamic MTD Partition support with mtdparts
358  */
359 #define CONFIG_MTD_DEVICE
360 #define CONFIG_MTD_PARTITIONS
361 #define CONFIG_CMD_MTDPARTS
362 #define CONFIG_FLASH_CFI_MTD
363 #define MTDIDS_DEFAULT "nor0=ec000000.nor"
364 #define MTDPARTS_DEFAULT "mtdparts=ec000000.nor:256k(vsc7385-firmware)," \
365 			"256k(dtb),5632k(kernel),57856k(fs)," \
366 			"256k(qe-ucode-firmware),1280k(u-boot)"
367 
368 /*
369  * Environment
370  */
371 #ifdef CONFIG_SYS_RAMBOOT
372 #ifdef CONFIG_RAMBOOT_SDCARD
373 #define CONFIG_ENV_IS_IN_MMC
374 #define CONFIG_ENV_SIZE		0x2000
375 #define CONFIG_SYS_MMC_ENV_DEV	0
376 #else
377 #define CONFIG_ENV_IS_NOWHERE	/* Store ENV in memory only */
378 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
379 #define CONFIG_ENV_SIZE		0x2000
380 #endif
381 #else
382 #define CONFIG_ENV_IS_IN_FLASH
383 #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
384 #define CONFIG_ENV_SIZE		0x2000
385 #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
386 #endif
387 
388 #define CONFIG_LOADS_ECHO		/* echo on for serial download */
389 #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
390 
391 /*
392  * Command line configuration.
393  */
394 #define CONFIG_CMD_IRQ
395 #define CONFIG_CMD_REGINFO
396 
397 /*
398  * USB
399  */
400 #define CONFIG_HAS_FSL_DR_USB
401 
402 #if defined(CONFIG_HAS_FSL_DR_USB)
403 #define CONFIG_USB_EHCI
404 
405 #ifdef CONFIG_USB_EHCI
406 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
407 #define CONFIG_USB_EHCI_FSL
408 #endif
409 #endif
410 
411 #ifdef CONFIG_MMC
412 #define CONFIG_FSL_ESDHC
413 #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
414 #define CONFIG_GENERIC_MMC
415 #endif
416 
417 #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) \
418 		 || defined(CONFIG_FSL_SATA)
419 #define CONFIG_DOS_PARTITION
420 #endif
421 
422 #undef CONFIG_WATCHDOG	/* watchdog disabled */
423 
424 /*
425  * Miscellaneous configurable options
426  */
427 #define CONFIG_SYS_LONGHELP			/* undef to save memory */
428 #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
429 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
430 #if defined(CONFIG_CMD_KGDB)
431 #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
432 #else
433 #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
434 #endif
435 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
436 	/* Print Buffer Size */
437 #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
438 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
439 
440 /*
441  * For booting Linux, the board info and command line data
442  * have to be in the first 64 MB of memory, since this is
443  * the maximum mapped by the Linux kernel during initialization.
444  */
445 #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory for Linux*/
446 #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
447 
448 /*
449  * Environment Configuration
450  */
451 #define CONFIG_HOSTNAME		unknown
452 #define CONFIG_ROOTPATH		"/opt/nfsroot"
453 #define CONFIG_BOOTFILE		"uImage"
454 #define CONFIG_UBOOTPATH	u-boot.bin /* U-Boot image on TFTP server */
455 
456 /* default location for tftp and bootm */
457 #define CONFIG_LOADADDR	1000000
458 
459 #define CONFIG_BOOTARGS	/* the boot command will set bootargs */
460 
461 #define CONFIG_BAUDRATE	115200
462 
463 #define	CONFIG_EXTRA_ENV_SETTINGS	\
464 "netdev=eth0\0"	\
465 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"	\
466 "loadaddr=1000000\0"	\
467 "bootfile=uImage\0"	\
468 "dtbfile=twr-p1025twr.dtb\0"	\
469 "ramdiskfile=rootfs.ext2.gz.uboot\0"	\
470 "qefirmwarefile=fsl_qe_ucode_1021_10_A.bin\0"	\
471 "tftpflash=tftpboot $loadaddr $uboot; "	\
472 	"protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
473 	"erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
474 	"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
475 	"protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
476 	"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
477 "kernelflash=tftpboot $loadaddr $bootfile; "	\
478 	"protect off 0xefa80000 +$filesize; "	\
479 	"erase 0xefa80000 +$filesize; "	\
480 	"cp.b $loadaddr 0xefa80000 $filesize; "	\
481 	"protect on 0xefa80000 +$filesize; "	\
482 	"cmp.b $loadaddr 0xefa80000 $filesize\0"	\
483 "dtbflash=tftpboot $loadaddr $dtbfile; "	\
484 	"protect off 0xefe80000 +$filesize; "	\
485 	"erase 0xefe80000 +$filesize; "	\
486 	"cp.b $loadaddr 0xefe80000 $filesize; "	\
487 	"protect on 0xefe80000 +$filesize; "	\
488 	"cmp.b $loadaddr 0xefe80000 $filesize\0"	\
489 "ramdiskflash=tftpboot $loadaddr $ramdiskfile; "	\
490 	"protect off 0xeeb80000 +$filesize; "	\
491 	"erase 0xeeb80000 +$filesize; "	\
492 	"cp.b $loadaddr 0xeeb80000 $filesize; "	\
493 	"protect on 0xeeb80000 +$filesize; "	\
494 	"cmp.b $loadaddr 0xeeb80000 $filesize\0"	\
495 "qefirmwareflash=tftpboot $loadaddr $qefirmwarefile; "	\
496 	"protect off 0xefec0000 +$filesize; "	\
497 	"erase 0xefec0000 +$filesize; "	\
498 	"cp.b $loadaddr 0xefec0000 $filesize; "	\
499 	"protect on 0xefec0000 +$filesize; "	\
500 	"cmp.b $loadaddr 0xefec0000 $filesize\0"	\
501 "consoledev=ttyS0\0"	\
502 "ramdiskaddr=2000000\0"	\
503 "ramdiskfile=rootfs.ext2.gz.uboot\0"	\
504 "fdtaddr=1e00000\0"	\
505 "bdev=sda1\0"	\
506 "norbootaddr=ef080000\0"	\
507 "norfdtaddr=ef040000\0"	\
508 "ramdisk_size=120000\0" \
509 "usbboot=setenv bootargs root=/dev/sda1 rw rootdelay=5 " \
510 "console=$consoledev,$baudrate $othbootargs ; bootm 0xefa80000 - 0xefe80000"
511 
512 #define CONFIG_NFSBOOTCOMMAND	\
513 "setenv bootargs root=/dev/nfs rw "	\
514 "nfsroot=$serverip:$rootpath "	\
515 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
516 "console=$consoledev,$baudrate $othbootargs;" \
517 "tftp $loadaddr $bootfile&&"	\
518 "tftp $fdtaddr $fdtfile&&"	\
519 "bootm $loadaddr - $fdtaddr"
520 
521 #define CONFIG_HDBOOT	\
522 "setenv bootargs root=/dev/$bdev rw rootdelay=30 "	\
523 "console=$consoledev,$baudrate $othbootargs;" \
524 "usb start;"	\
525 "ext2load usb 0:1 $loadaddr /boot/$bootfile;"	\
526 "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;"	\
527 "bootm $loadaddr - $fdtaddr"
528 
529 #define CONFIG_USB_FAT_BOOT	\
530 "setenv bootargs root=/dev/ram rw "	\
531 "console=$consoledev,$baudrate $othbootargs " \
532 "ramdisk_size=$ramdisk_size;"	\
533 "usb start;"	\
534 "fatload usb 0:2 $loadaddr $bootfile;"	\
535 "fatload usb 0:2 $fdtaddr $fdtfile;"	\
536 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;"	\
537 "bootm $loadaddr $ramdiskaddr $fdtaddr"
538 
539 #define CONFIG_USB_EXT2_BOOT	\
540 "setenv bootargs root=/dev/ram rw "	\
541 "console=$consoledev,$baudrate $othbootargs " \
542 "ramdisk_size=$ramdisk_size;"	\
543 "usb start;"	\
544 "ext2load usb 0:4 $loadaddr $bootfile;"	\
545 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
546 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
547 "bootm $loadaddr $ramdiskaddr $fdtaddr"
548 
549 #define CONFIG_NORBOOT	\
550 "setenv bootargs root=/dev/mtdblock3 rw "	\
551 "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;"	\
552 "bootm $norbootaddr - $norfdtaddr"
553 
554 #define CONFIG_RAMBOOTCOMMAND_TFTP	\
555 "setenv bootargs root=/dev/ram rw "	\
556 "console=$consoledev,$baudrate $othbootargs " \
557 "ramdisk_size=$ramdisk_size;"	\
558 "tftp $ramdiskaddr $ramdiskfile;"	\
559 "tftp $loadaddr $bootfile;"	\
560 "tftp $fdtaddr $fdtfile;"	\
561 "bootm $loadaddr $ramdiskaddr $fdtaddr"
562 
563 #define CONFIG_RAMBOOTCOMMAND	\
564 "setenv bootargs root=/dev/ram rw "	\
565 "console=$consoledev,$baudrate $othbootargs " \
566 "ramdisk_size=$ramdisk_size;"	\
567 "bootm 0xefa80000 0xeeb80000 0xefe80000"
568 
569 #define CONFIG_BOOTCOMMAND	CONFIG_RAMBOOTCOMMAND
570 
571 #endif /* __CONFIG_H */
572