xref: /rk3399_rockchip-uboot/include/configs/p1_p2_rdb_pc.h (revision e9bc8a8fc1d53e8d674f85631578d33a40f2ddd8)
114aa71e6SLi Yang /*
214aa71e6SLi Yang  * Copyright 2010-2011 Freescale Semiconductor, Inc.
314aa71e6SLi Yang  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
514aa71e6SLi Yang  */
614aa71e6SLi Yang 
714aa71e6SLi Yang /*
814aa71e6SLi Yang  * QorIQ RDB boards configuration file
914aa71e6SLi Yang  */
1014aa71e6SLi Yang #ifndef __CONFIG_H
1114aa71e6SLi Yang #define __CONFIG_H
1214aa71e6SLi Yang 
13fedae6ebSYork Sun #if defined(CONFIG_TARGET_P1020MBG)
14e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1020MBG-PC"
1514aa71e6SLi Yang #define CONFIG_P1020
1614aa71e6SLi Yang #define CONFIG_VSC7385_ENET
1714aa71e6SLi Yang #define CONFIG_SLIC
1814aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
1914aa71e6SLi Yang #define __SW_BOOT_NOR		0xe4
2014aa71e6SLi Yang #define __SW_BOOT_SD		0x54
2113d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
2214aa71e6SLi Yang #endif
2314aa71e6SLi Yang 
24*e9bc8a8fSYork Sun #if defined(CONFIG_TARGET_P1020UTM)
25e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1020UTM-PC"
2614aa71e6SLi Yang #define CONFIG_P1020
2714aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
2814aa71e6SLi Yang #define __SW_BOOT_NOR		0xe0
2914aa71e6SLi Yang #define __SW_BOOT_SD		0x50
3013d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
3114aa71e6SLi Yang #endif
3214aa71e6SLi Yang 
33aa14620cSYork Sun #if defined(CONFIG_TARGET_P1020RDB_PC)
34e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1020RDB-PC"
3514aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
3614aa71e6SLi Yang #define CONFIG_P1020
3714aa71e6SLi Yang #define CONFIG_VSC7385_ENET
3814aa71e6SLi Yang #define CONFIG_SLIC
3914aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
4014aa71e6SLi Yang #define __SW_BOOT_NOR		0x5c
4114aa71e6SLi Yang #define __SW_BOOT_SPI		0x1c
4214aa71e6SLi Yang #define __SW_BOOT_SD		0x9c
4314aa71e6SLi Yang #define __SW_BOOT_NAND		0xec
4414aa71e6SLi Yang #define __SW_BOOT_PCIE		0x6c
4513d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
4614aa71e6SLi Yang #endif
4714aa71e6SLi Yang 
4845fdb627SHaijun.Zhang /*
4945fdb627SHaijun.Zhang  * P1020RDB-PD board has user selectable switches for evaluating different
5045fdb627SHaijun.Zhang  * frequency and boot options for the P1020 device. The table that
5145fdb627SHaijun.Zhang  * follow describe the available options. The front six binary number was in
5245fdb627SHaijun.Zhang  * accordance with SW3[1:6].
5345fdb627SHaijun.Zhang  * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off
5445fdb627SHaijun.Zhang  * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off
5545fdb627SHaijun.Zhang  * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off
5645fdb627SHaijun.Zhang  * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off
5745fdb627SHaijun.Zhang  * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off
5845fdb627SHaijun.Zhang  * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off
5945fdb627SHaijun.Zhang  * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off
6045fdb627SHaijun.Zhang  */
61f404b66cSYork Sun #if defined(CONFIG_TARGET_P1020RDB_PD)
6245fdb627SHaijun.Zhang #define CONFIG_BOARDNAME "P1020RDB-PD"
6345fdb627SHaijun.Zhang #define CONFIG_NAND_FSL_ELBC
6445fdb627SHaijun.Zhang #define CONFIG_P1020
6545fdb627SHaijun.Zhang #define CONFIG_VSC7385_ENET
6645fdb627SHaijun.Zhang #define CONFIG_SLIC
6745fdb627SHaijun.Zhang #define __SW_BOOT_MASK		0x03
6845fdb627SHaijun.Zhang #define __SW_BOOT_NOR		0x64
6945fdb627SHaijun.Zhang #define __SW_BOOT_SPI		0x34
7045fdb627SHaijun.Zhang #define __SW_BOOT_SD		0x24
7145fdb627SHaijun.Zhang #define __SW_BOOT_NAND		0x44
7245fdb627SHaijun.Zhang #define __SW_BOOT_PCIE		0x74
7345fdb627SHaijun.Zhang #define CONFIG_SYS_L2_SIZE	(256 << 10)
7494b383e7SYangbo Lu /*
7594b383e7SYangbo Lu  * Dynamic MTD Partition support with mtdparts
7694b383e7SYangbo Lu  */
7794b383e7SYangbo Lu #define CONFIG_MTD_DEVICE
7894b383e7SYangbo Lu #define CONFIG_MTD_PARTITIONS
7994b383e7SYangbo Lu #define CONFIG_CMD_MTDPARTS
8094b383e7SYangbo Lu #define CONFIG_FLASH_CFI_MTD
8194b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=ec000000.nor"
8294b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=ec000000.nor:128k(dtb),6016k(kernel)," \
8394b383e7SYangbo Lu 			"57088k(fs),1m(vsc7385-firmware),1280k(u-boot)"
8445fdb627SHaijun.Zhang #endif
8545fdb627SHaijun.Zhang 
8614aa71e6SLi Yang #if defined(CONFIG_P1021RDB)
87e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1021RDB-PC"
8814aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
8914aa71e6SLi Yang #define CONFIG_P1021
9014aa71e6SLi Yang #define CONFIG_QE
9114aa71e6SLi Yang #define CONFIG_VSC7385_ENET
9214aa71e6SLi Yang #define CONFIG_SYS_LBC_LBCR	0x00080000	/* Implement conversion of
9314aa71e6SLi Yang 						addresses in the LBC */
9414aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
9514aa71e6SLi Yang #define __SW_BOOT_NOR		0x5c
9614aa71e6SLi Yang #define __SW_BOOT_SPI		0x1c
9714aa71e6SLi Yang #define __SW_BOOT_SD		0x9c
9814aa71e6SLi Yang #define __SW_BOOT_NAND		0xec
9914aa71e6SLi Yang #define __SW_BOOT_PCIE		0x6c
10013d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
10194b383e7SYangbo Lu /*
10294b383e7SYangbo Lu  * Dynamic MTD Partition support with mtdparts
10394b383e7SYangbo Lu  */
10494b383e7SYangbo Lu #define CONFIG_MTD_DEVICE
10594b383e7SYangbo Lu #define CONFIG_MTD_PARTITIONS
10694b383e7SYangbo Lu #define CONFIG_CMD_MTDPARTS
10794b383e7SYangbo Lu #define CONFIG_FLASH_CFI_MTD
10894b383e7SYangbo Lu #ifdef CONFIG_PHYS_64BIT
10994b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=fef000000.nor"
11094b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=fef000000.nor:256k(vsc7385-firmware)," \
11194b383e7SYangbo Lu 			"256k(dtb),4608k(kernel),9728k(fs)," \
11294b383e7SYangbo Lu 			"256k(qe-ucode-firmware),1280k(u-boot)"
11394b383e7SYangbo Lu #else
11494b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=ef000000.nor"
11594b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=ef000000.nor:256k(vsc7385-firmware)," \
11694b383e7SYangbo Lu 			"256k(dtb),4608k(kernel),9728k(fs)," \
11794b383e7SYangbo Lu 			"256k(qe-ucode-firmware),1280k(u-boot)"
11894b383e7SYangbo Lu #endif
11914aa71e6SLi Yang #endif
12014aa71e6SLi Yang 
12114aa71e6SLi Yang #if defined(CONFIG_P1024RDB)
12214aa71e6SLi Yang #define CONFIG_BOARDNAME "P1024RDB"
12314aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
12414aa71e6SLi Yang #define CONFIG_P1024
12514aa71e6SLi Yang #define CONFIG_SLIC
12614aa71e6SLi Yang #define __SW_BOOT_MASK		0xf3
12714aa71e6SLi Yang #define __SW_BOOT_NOR		0x00
12814aa71e6SLi Yang #define __SW_BOOT_SPI		0x08
12914aa71e6SLi Yang #define __SW_BOOT_SD		0x04
13014aa71e6SLi Yang #define __SW_BOOT_NAND		0x0c
13113d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
13214aa71e6SLi Yang #endif
13314aa71e6SLi Yang 
13414aa71e6SLi Yang #if defined(CONFIG_P1025RDB)
13514aa71e6SLi Yang #define CONFIG_BOARDNAME "P1025RDB"
13614aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
13714aa71e6SLi Yang #define CONFIG_P1025
13814aa71e6SLi Yang #define CONFIG_QE
13914aa71e6SLi Yang #define CONFIG_SLIC
14014aa71e6SLi Yang 
14114aa71e6SLi Yang #define CONFIG_SYS_LBC_LBCR	0x00080000	/* Implement conversion of
14214aa71e6SLi Yang 						addresses in the LBC */
14314aa71e6SLi Yang #define __SW_BOOT_MASK		0xf3
14414aa71e6SLi Yang #define __SW_BOOT_NOR		0x00
14514aa71e6SLi Yang #define __SW_BOOT_SPI		0x08
14614aa71e6SLi Yang #define __SW_BOOT_SD		0x04
14714aa71e6SLi Yang #define __SW_BOOT_NAND		0x0c
14813d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
14914aa71e6SLi Yang #endif
15014aa71e6SLi Yang 
15114aa71e6SLi Yang #if defined(CONFIG_P2020RDB)
152e2c91b95SScott Wood #define CONFIG_BOARDNAME "P2020RDB-PCA"
15314aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
15414aa71e6SLi Yang #define CONFIG_P2020
15514aa71e6SLi Yang #define CONFIG_VSC7385_ENET
15614aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
15714aa71e6SLi Yang #define __SW_BOOT_NOR		0xc8
15814aa71e6SLi Yang #define __SW_BOOT_SPI		0x28
15914aa71e6SLi Yang #define __SW_BOOT_SD		0x68 /* or 0x18 */
16014aa71e6SLi Yang #define __SW_BOOT_NAND		0xe8
16114aa71e6SLi Yang #define __SW_BOOT_PCIE		0xa8
16213d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(512 << 10)
16394b383e7SYangbo Lu /*
16494b383e7SYangbo Lu  * Dynamic MTD Partition support with mtdparts
16594b383e7SYangbo Lu  */
16694b383e7SYangbo Lu #define CONFIG_MTD_DEVICE
16794b383e7SYangbo Lu #define CONFIG_MTD_PARTITIONS
16894b383e7SYangbo Lu #define CONFIG_CMD_MTDPARTS
16994b383e7SYangbo Lu #define CONFIG_FLASH_CFI_MTD
17094b383e7SYangbo Lu #ifdef CONFIG_PHYS_64BIT
17194b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=fef000000.nor"
17294b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=fef000000.nor:256k(vsc7385-firmware)," \
17394b383e7SYangbo Lu 			"256k(dtb),4608k(kernel),9984k(fs),1280k(u-boot)"
17494b383e7SYangbo Lu #else
17594b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=ef000000.nor"
17694b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=ef000000.nor:256k(vsc7385-firmware)," \
17794b383e7SYangbo Lu 			"256k(dtb),4608k(kernel),9984k(fs),1280k(u-boot)"
17894b383e7SYangbo Lu #endif
17913d1143fSScott Wood #endif
18013d1143fSScott Wood 
18114aa71e6SLi Yang #ifdef CONFIG_SDCARD
1823e6e6983SYing Zhang #define CONFIG_SPL_MMC_MINIMAL
1833e6e6983SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
1843e6e6983SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
1853e6e6983SYing Zhang #define CONFIG_FSL_LAW                 /* Use common FSL init code */
1863e6e6983SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
1873e6e6983SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
188ee4d6511SYing Zhang #define CONFIG_SPL_PAD_TO		0x20000
189ee4d6511SYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 * 1024)
190e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
1913e6e6983SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_DST	(0x11000000)
1923e6e6983SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_START	(0x11000000)
193ee4d6511SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_OFFS	(128 << 10)
1943e6e6983SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
1953e6e6983SYing Zhang #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
1963e6e6983SYing Zhang #define CONFIG_SPL_MMC_BOOT
1973e6e6983SYing Zhang #ifdef CONFIG_SPL_BUILD
1983e6e6983SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
1993e6e6983SYing Zhang #endif
20014aa71e6SLi Yang #endif
20114aa71e6SLi Yang 
20214aa71e6SLi Yang #ifdef CONFIG_SPIFLASH
203d34e5624SYing Zhang #define CONFIG_SPL_SPI_FLASH_MINIMAL
204d34e5624SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
205d34e5624SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
206d34e5624SYing Zhang #define CONFIG_FSL_LAW         /* Use common FSL init code */
207d34e5624SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
208d34e5624SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
209ee4d6511SYing Zhang #define CONFIG_SPL_PAD_TO		0x20000
210ee4d6511SYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 * 1024)
211e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
212d34e5624SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x11000000)
213d34e5624SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x11000000)
214ee4d6511SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(128 << 10)
215d34e5624SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
216d34e5624SYing Zhang #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
217d34e5624SYing Zhang #define CONFIG_SPL_SPI_BOOT
218d34e5624SYing Zhang #ifdef CONFIG_SPL_BUILD
219d34e5624SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
220d34e5624SYing Zhang #endif
22114aa71e6SLi Yang #endif
22214aa71e6SLi Yang 
223a796e72cSScott Wood #ifdef CONFIG_NAND
22462c6ef33SYing Zhang #ifdef CONFIG_TPL_BUILD
22562c6ef33SYing Zhang #define CONFIG_SPL_NAND_BOOT
22662c6ef33SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
22762c6ef33SYing Zhang #define CONFIG_SPL_NAND_INIT
22862c6ef33SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
22962c6ef33SYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 << 10)
23062c6ef33SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
23162c6ef33SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
232e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	(832 << 10)
23362c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST	(0x11000000)
23462c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START	(0x11000000)
23562c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS	((128 + 128) << 10)
23662c6ef33SYing Zhang #elif defined(CONFIG_SPL_BUILD)
237a796e72cSScott Wood #define CONFIG_SPL_INIT_MINIMAL
238a796e72cSScott Wood #define CONFIG_SPL_FLUSH_IMAGE
239a796e72cSScott Wood #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
24062c6ef33SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xff800000
2416113d3f2SBenoît Thébaudeau #define CONFIG_SPL_MAX_SIZE		4096
24262c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_SIZE	(128 << 10)
24362c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST	0xf8f80000
24462c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START	0xf8f80000
24562c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS	(128 << 10)
24662c6ef33SYing Zhang #endif /* not CONFIG_TPL_BUILD */
24713d1143fSScott Wood 
24862c6ef33SYing Zhang #define CONFIG_SPL_PAD_TO		0x20000
24962c6ef33SYing Zhang #define CONFIG_TPL_PAD_TO		0x20000
25062c6ef33SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
25162c6ef33SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
252a796e72cSScott Wood #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
25314aa71e6SLi Yang #endif
25414aa71e6SLi Yang 
25514aa71e6SLi Yang #ifndef CONFIG_SYS_TEXT_BASE
256e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE		0xeff40000
25714aa71e6SLi Yang #endif
25814aa71e6SLi Yang 
25914aa71e6SLi Yang #ifndef CONFIG_RESET_VECTOR_ADDRESS
26014aa71e6SLi Yang #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
26114aa71e6SLi Yang #endif
26214aa71e6SLi Yang 
26314aa71e6SLi Yang #ifndef CONFIG_SYS_MONITOR_BASE
264a796e72cSScott Wood #ifdef CONFIG_SPL_BUILD
265a796e72cSScott Wood #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
266a796e72cSScott Wood #else
26714aa71e6SLi Yang #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
26814aa71e6SLi Yang #endif
269a796e72cSScott Wood #endif
27014aa71e6SLi Yang 
27114aa71e6SLi Yang /* High Level Configuration Options */
27214aa71e6SLi Yang #define CONFIG_BOOKE
27314aa71e6SLi Yang #define CONFIG_E500
27414aa71e6SLi Yang 
27514aa71e6SLi Yang #define CONFIG_MP
27614aa71e6SLi Yang 
27714aa71e6SLi Yang #define CONFIG_FSL_ELBC
278b38eaec5SRobert P. J. Day #define CONFIG_PCIE1	/* PCIE controller 1 (slot 1) */
279b38eaec5SRobert P. J. Day #define CONFIG_PCIE2	/* PCIE controller 2 (slot 2) */
28014aa71e6SLi Yang #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
281842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE	/* indirect PCI bridge support */
28214aa71e6SLi Yang #define CONFIG_FSL_PCIE_RESET	/* need PCIe reset errata */
28314aa71e6SLi Yang #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
28414aa71e6SLi Yang 
28514aa71e6SLi Yang #define CONFIG_FSL_LAW
28614aa71e6SLi Yang #define CONFIG_TSEC_ENET	/* tsec ethernet support */
28714aa71e6SLi Yang #define CONFIG_ENV_OVERWRITE
28814aa71e6SLi Yang 
28914aa71e6SLi Yang #define CONFIG_CMD_SATA
290befb7d9fSJerry Huang #define CONFIG_SATA_SIL
29114aa71e6SLi Yang #define CONFIG_SYS_SATA_MAX_DEVICE	2
29214aa71e6SLi Yang #define CONFIG_LIBATA
29314aa71e6SLi Yang #define CONFIG_LBA48
29414aa71e6SLi Yang 
29514aa71e6SLi Yang #if defined(CONFIG_P2020RDB)
29614aa71e6SLi Yang #define CONFIG_SYS_CLK_FREQ	100000000
29714aa71e6SLi Yang #else
29814aa71e6SLi Yang #define CONFIG_SYS_CLK_FREQ	66666666
29914aa71e6SLi Yang #endif
30014aa71e6SLi Yang #define CONFIG_DDR_CLK_FREQ	66666666
30114aa71e6SLi Yang 
30214aa71e6SLi Yang #define CONFIG_HWCONFIG
30314aa71e6SLi Yang /*
30414aa71e6SLi Yang  * These can be toggled for performance analysis, otherwise use default.
30514aa71e6SLi Yang  */
30614aa71e6SLi Yang #define CONFIG_L2_CACHE
30714aa71e6SLi Yang #define CONFIG_BTB
30814aa71e6SLi Yang 
30914aa71e6SLi Yang #define CONFIG_BOARD_EARLY_INIT_F	/* Call board_pre_init */
310babb348cSTimur Tabi 
31114aa71e6SLi Yang #define CONFIG_ENABLE_36BIT_PHYS
31214aa71e6SLi Yang 
31314aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
31414aa71e6SLi Yang #define CONFIG_ADDR_MAP			1
31514aa71e6SLi Yang #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
31614aa71e6SLi Yang #endif
31714aa71e6SLi Yang 
31814aa71e6SLi Yang #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
31914aa71e6SLi Yang #define CONFIG_SYS_MEMTEST_END		0x1fffffff
32014aa71e6SLi Yang #define CONFIG_PANIC_HANG	/* do not reset board on panic */
32114aa71e6SLi Yang 
32214aa71e6SLi Yang #define CONFIG_SYS_CCSRBAR		0xffe00000
32314aa71e6SLi Yang #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
32414aa71e6SLi Yang 
32514aa71e6SLi Yang /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
32614aa71e6SLi Yang        SPL code*/
327a796e72cSScott Wood #ifdef CONFIG_SPL_BUILD
32814aa71e6SLi Yang #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
32914aa71e6SLi Yang #endif
33014aa71e6SLi Yang 
33114aa71e6SLi Yang /* DDR Setup */
3325614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3
3331ba62f10SYork Sun #define CONFIG_SYS_DDR_RAW_TIMING
33414aa71e6SLi Yang #define CONFIG_DDR_SPD
33514aa71e6SLi Yang #define CONFIG_SYS_SPD_BUS_NUM 1
33614aa71e6SLi Yang #define SPD_EEPROM_ADDRESS 0x52
3376f5e1dc5SYork Sun #undef CONFIG_FSL_DDR_INTERACTIVE
33814aa71e6SLi Yang 
339f404b66cSYork Sun #if (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
34014aa71e6SLi Yang #define CONFIG_SYS_SDRAM_SIZE_LAW	LAW_SIZE_2G
34114aa71e6SLi Yang #define CONFIG_CHIP_SELECTS_PER_CTRL	2
34214aa71e6SLi Yang #else
34314aa71e6SLi Yang #define CONFIG_SYS_SDRAM_SIZE_LAW	LAW_SIZE_1G
34414aa71e6SLi Yang #define CONFIG_CHIP_SELECTS_PER_CTRL	1
34514aa71e6SLi Yang #endif
34614aa71e6SLi Yang #define CONFIG_SYS_SDRAM_SIZE		(1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
34714aa71e6SLi Yang #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
34814aa71e6SLi Yang #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
34914aa71e6SLi Yang 
35014aa71e6SLi Yang #define CONFIG_NUM_DDR_CONTROLLERS	1
35114aa71e6SLi Yang #define CONFIG_DIMM_SLOTS_PER_CTLR	1
35214aa71e6SLi Yang 
35314aa71e6SLi Yang /* Default settings for DDR3 */
35413d1143fSScott Wood #ifndef CONFIG_P2020RDB
35514aa71e6SLi Yang #define CONFIG_SYS_DDR_CS0_BNDS		0x0000003f
35614aa71e6SLi Yang #define CONFIG_SYS_DDR_CS0_CONFIG	0x80014302
35714aa71e6SLi Yang #define CONFIG_SYS_DDR_CS0_CONFIG_2	0x00000000
35814aa71e6SLi Yang #define CONFIG_SYS_DDR_CS1_BNDS		0x0040007f
35914aa71e6SLi Yang #define CONFIG_SYS_DDR_CS1_CONFIG	0x80014302
36014aa71e6SLi Yang #define CONFIG_SYS_DDR_CS1_CONFIG_2	0x00000000
36114aa71e6SLi Yang 
36214aa71e6SLi Yang #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
36314aa71e6SLi Yang #define CONFIG_SYS_DDR_INIT_ADDR	0x00000000
36414aa71e6SLi Yang #define CONFIG_SYS_DDR_INIT_EXT_ADDR	0x00000000
36514aa71e6SLi Yang #define CONFIG_SYS_DDR_MODE_CONTROL	0x00000000
36614aa71e6SLi Yang 
36714aa71e6SLi Yang #define CONFIG_SYS_DDR_ZQ_CONTROL	0x89080600
36814aa71e6SLi Yang #define CONFIG_SYS_DDR_WRLVL_CONTROL	0x8655A608
36914aa71e6SLi Yang #define CONFIG_SYS_DDR_SR_CNTR		0x00000000
37014aa71e6SLi Yang #define CONFIG_SYS_DDR_RCW_1		0x00000000
37114aa71e6SLi Yang #define CONFIG_SYS_DDR_RCW_2		0x00000000
37214aa71e6SLi Yang #define CONFIG_SYS_DDR_CONTROL		0xC70C0000	/* Type = DDR3	*/
37314aa71e6SLi Yang #define CONFIG_SYS_DDR_CONTROL_2	0x04401050
37414aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_4		0x00220001
37514aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_5		0x03402400
37614aa71e6SLi Yang 
37714aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_3		0x00020000
37814aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_0		0x00330004
37914aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_1		0x6f6B4846
38014aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_2		0x0FA8C8CF
38114aa71e6SLi Yang #define CONFIG_SYS_DDR_CLK_CTRL		0x03000000
38214aa71e6SLi Yang #define CONFIG_SYS_DDR_MODE_1		0x40461520
38314aa71e6SLi Yang #define CONFIG_SYS_DDR_MODE_2		0x8000c000
38414aa71e6SLi Yang #define CONFIG_SYS_DDR_INTERVAL		0x0C300000
38514aa71e6SLi Yang #endif
38614aa71e6SLi Yang 
38714aa71e6SLi Yang #undef CONFIG_CLOCKS_IN_MHZ
38814aa71e6SLi Yang 
38914aa71e6SLi Yang /*
39014aa71e6SLi Yang  * Memory map
39114aa71e6SLi Yang  *
39214aa71e6SLi Yang  * 0x0000_0000 0x7fff_ffff	DDR		Up to 2GB cacheable
39314aa71e6SLi Yang  * 0x8000_0000 0xdfff_ffff	PCI Express Mem	1.5G non-cacheable(PCIe * 3)
394d674bccfSScott Wood  * 0xec00_0000 0xefff_ffff	NOR flash	Up to 64M non-cacheable	CS0/1
39513d1143fSScott Wood  * 0xf8f8_0000 0xf8ff_ffff	L2 SRAM		Up to 512K cacheable
39613d1143fSScott Wood  *   (early boot only)
397d674bccfSScott Wood  * 0xff80_0000 0xff80_7fff	NAND flash	32K non-cacheable	CS1/0
398d674bccfSScott Wood  * 0xff98_0000 0xff98_ffff	PMC		64K non-cacheable	CS2
399d674bccfSScott Wood  * 0xffa0_0000 0xffaf_ffff	CPLD		1M non-cacheable	CS3
400d674bccfSScott Wood  * 0xffb0_0000 0xffbf_ffff	VSC7385 switch  1M non-cacheable	CS2
40114aa71e6SLi Yang  * 0xffc0_0000 0xffc3_ffff	PCI IO range	256k non-cacheable
402d674bccfSScott Wood  * 0xffd0_0000 0xffd0_3fff	L1 for stack	16K cacheable
40314aa71e6SLi Yang  * 0xffe0_0000 0xffef_ffff	CCSR		1M non-cacheable
40414aa71e6SLi Yang  */
40514aa71e6SLi Yang 
40614aa71e6SLi Yang /*
40714aa71e6SLi Yang  * Local Bus Definitions
40814aa71e6SLi Yang  */
409f404b66cSYork Sun #if (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
41014aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_SECT	512	/* 64M */
41114aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE		0xec000000
412*e9bc8a8fSYork Sun #elif defined(CONFIG_TARGET_P1020UTM)
41314aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_SECT	256	/* 32M */
41414aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE		0xee000000
41514aa71e6SLi Yang #else
41614aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_SECT	128	/* 16M */
41714aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE		0xef000000
41814aa71e6SLi Yang #endif
41914aa71e6SLi Yang 
42014aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
42114aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
42214aa71e6SLi Yang #else
42314aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
42414aa71e6SLi Yang #endif
42514aa71e6SLi Yang 
4267ee41107STimur Tabi #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
42714aa71e6SLi Yang 	| BR_PS_16 | BR_V)
42814aa71e6SLi Yang 
42914aa71e6SLi Yang #define CONFIG_FLASH_OR_PRELIM	0xfc000ff7
43014aa71e6SLi Yang 
43114aa71e6SLi Yang #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
43214aa71e6SLi Yang #define CONFIG_SYS_FLASH_QUIET_TEST
43314aa71e6SLi Yang #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
43414aa71e6SLi Yang 
43514aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
43614aa71e6SLi Yang 
43714aa71e6SLi Yang #undef CONFIG_SYS_FLASH_CHECKSUM
43814aa71e6SLi Yang #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
43914aa71e6SLi Yang #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
44014aa71e6SLi Yang 
44114aa71e6SLi Yang #define CONFIG_FLASH_CFI_DRIVER
44214aa71e6SLi Yang #define CONFIG_SYS_FLASH_CFI
44314aa71e6SLi Yang #define CONFIG_SYS_FLASH_EMPTY_INFO
44414aa71e6SLi Yang #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
44514aa71e6SLi Yang 
44614aa71e6SLi Yang /* Nand Flash */
44714aa71e6SLi Yang #ifdef CONFIG_NAND_FSL_ELBC
44814aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE		0xff800000
44914aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
45014aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE_PHYS	0xfff800000ull
45114aa71e6SLi Yang #else
45214aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
45314aa71e6SLi Yang #endif
45414aa71e6SLi Yang 
45514aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
45614aa71e6SLi Yang #define CONFIG_SYS_MAX_NAND_DEVICE	1
45714aa71e6SLi Yang #define CONFIG_CMD_NAND
458f404b66cSYork Sun #if defined(CONFIG_TARGET_P1020RDB_PD)
45945fdb627SHaijun.Zhang #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
46045fdb627SHaijun.Zhang #else
46114aa71e6SLi Yang #define CONFIG_SYS_NAND_BLOCK_SIZE	(16 * 1024)
46245fdb627SHaijun.Zhang #endif
46314aa71e6SLi Yang 
4647ee41107STimur Tabi #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
46514aa71e6SLi Yang 	| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
46614aa71e6SLi Yang 	| BR_PS_8	/* Port Size = 8 bit */ \
46714aa71e6SLi Yang 	| BR_MS_FCM	/* MSEL = FCM */ \
46814aa71e6SLi Yang 	| BR_V)	/* valid */
469f404b66cSYork Sun #if defined(CONFIG_TARGET_P1020RDB_PD)
47045fdb627SHaijun.Zhang #define CONFIG_SYS_NAND_OR_PRELIM	(OR_AM_32KB \
47145fdb627SHaijun.Zhang 	| OR_FCM_PGS	/* Large Page*/ \
47245fdb627SHaijun.Zhang 	| OR_FCM_CSCT \
47345fdb627SHaijun.Zhang 	| OR_FCM_CST \
47445fdb627SHaijun.Zhang 	| OR_FCM_CHT \
47545fdb627SHaijun.Zhang 	| OR_FCM_SCY_1 \
47645fdb627SHaijun.Zhang 	| OR_FCM_TRLX \
47745fdb627SHaijun.Zhang 	| OR_FCM_EHTR)
47845fdb627SHaijun.Zhang #else
47914aa71e6SLi Yang #define CONFIG_SYS_NAND_OR_PRELIM	(OR_AM_32KB	/* small page */ \
48014aa71e6SLi Yang 	| OR_FCM_CSCT \
48114aa71e6SLi Yang 	| OR_FCM_CST \
48214aa71e6SLi Yang 	| OR_FCM_CHT \
48314aa71e6SLi Yang 	| OR_FCM_SCY_1 \
48414aa71e6SLi Yang 	| OR_FCM_TRLX \
48514aa71e6SLi Yang 	| OR_FCM_EHTR)
48645fdb627SHaijun.Zhang #endif
48714aa71e6SLi Yang #endif /* CONFIG_NAND_FSL_ELBC */
48814aa71e6SLi Yang 
48914aa71e6SLi Yang #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
49014aa71e6SLi Yang 
49114aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_LOCK
49214aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000 /* stack in RAM */
49314aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
49414aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
49514aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
49614aa71e6SLi Yang /* The assembler doesn't like typecast */
49714aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
49814aa71e6SLi Yang 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
49914aa71e6SLi Yang 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
50014aa71e6SLi Yang #else
50114aa71e6SLi Yang /* Initial L1 address */
50214aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR
50314aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
50414aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
50514aa71e6SLi Yang #endif
50614aa71e6SLi Yang /* Size of used area in RAM */
50714aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
50814aa71e6SLi Yang 
50914aa71e6SLi Yang #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
51014aa71e6SLi Yang 					GENERATED_GBL_DATA_SIZE)
51114aa71e6SLi Yang #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
51214aa71e6SLi Yang 
5139307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN	(768 * 1024)
51414aa71e6SLi Yang #define CONFIG_SYS_MALLOC_LEN	(1024 * 1024)/* Reserved for malloc */
51514aa71e6SLi Yang 
51614aa71e6SLi Yang #define CONFIG_SYS_CPLD_BASE	0xffa00000
51714aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
51814aa71e6SLi Yang #define CONFIG_SYS_CPLD_BASE_PHYS	0xfffa00000ull
51914aa71e6SLi Yang #else
52014aa71e6SLi Yang #define CONFIG_SYS_CPLD_BASE_PHYS	CONFIG_SYS_CPLD_BASE
52114aa71e6SLi Yang #endif
52214aa71e6SLi Yang /* CPLD config size: 1Mb */
52314aa71e6SLi Yang #define CONFIG_CPLD_BR_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) | \
52414aa71e6SLi Yang 					BR_PS_8 | BR_V)
52514aa71e6SLi Yang #define CONFIG_CPLD_OR_PRELIM	(0xfff009f7)
52614aa71e6SLi Yang 
52714aa71e6SLi Yang #define CONFIG_SYS_PMC_BASE	0xff980000
52814aa71e6SLi Yang #define CONFIG_SYS_PMC_BASE_PHYS	CONFIG_SYS_PMC_BASE
52914aa71e6SLi Yang #define CONFIG_PMC_BR_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
53014aa71e6SLi Yang 					BR_PS_8 | BR_V)
53114aa71e6SLi Yang #define CONFIG_PMC_OR_PRELIM	(OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
53214aa71e6SLi Yang 				 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
53314aa71e6SLi Yang 				 OR_GPCM_EAD)
53414aa71e6SLi Yang 
535a796e72cSScott Wood #ifdef CONFIG_NAND
53614aa71e6SLi Yang #define CONFIG_SYS_BR0_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
53714aa71e6SLi Yang #define CONFIG_SYS_OR0_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
53814aa71e6SLi Yang #define CONFIG_SYS_BR1_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
53914aa71e6SLi Yang #define CONFIG_SYS_OR1_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
54014aa71e6SLi Yang #else
54114aa71e6SLi Yang #define CONFIG_SYS_BR0_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
54214aa71e6SLi Yang #define CONFIG_SYS_OR0_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
54314aa71e6SLi Yang #ifdef CONFIG_NAND_FSL_ELBC
54414aa71e6SLi Yang #define CONFIG_SYS_BR1_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
54514aa71e6SLi Yang #define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
54614aa71e6SLi Yang #endif
54714aa71e6SLi Yang #endif
54814aa71e6SLi Yang #define CONFIG_SYS_BR3_PRELIM	CONFIG_CPLD_BR_PRELIM	/* CPLD Base Address */
54914aa71e6SLi Yang #define CONFIG_SYS_OR3_PRELIM	CONFIG_CPLD_OR_PRELIM	/* CPLD Options */
55014aa71e6SLi Yang 
55114aa71e6SLi Yang /* Vsc7385 switch */
55214aa71e6SLi Yang #ifdef CONFIG_VSC7385_ENET
55314aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BASE		0xffb00000
55414aa71e6SLi Yang 
55514aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
55614aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BASE_PHYS	0xfffb00000ull
55714aa71e6SLi Yang #else
55814aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BASE_PHYS	CONFIG_SYS_VSC7385_BASE
55914aa71e6SLi Yang #endif
56014aa71e6SLi Yang 
56114aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BR_PRELIM	\
56214aa71e6SLi Yang 	(BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V)
56314aa71e6SLi Yang #define CONFIG_SYS_VSC7385_OR_PRELIM	(OR_AM_128KB | OR_GPCM_CSNT | \
56414aa71e6SLi Yang 			OR_GPCM_XACS |  OR_GPCM_SCY_15 | OR_GPCM_SETA | \
56514aa71e6SLi Yang 			OR_GPCM_TRLX |  OR_GPCM_EHTR | OR_GPCM_EAD)
56614aa71e6SLi Yang 
56714aa71e6SLi Yang #define CONFIG_SYS_BR2_PRELIM	CONFIG_SYS_VSC7385_BR_PRELIM
56814aa71e6SLi Yang #define CONFIG_SYS_OR2_PRELIM	CONFIG_SYS_VSC7385_OR_PRELIM
56914aa71e6SLi Yang 
57014aa71e6SLi Yang /* The size of the VSC7385 firmware image */
57114aa71e6SLi Yang #define CONFIG_VSC7385_IMAGE_SIZE	8192
57214aa71e6SLi Yang #endif
57314aa71e6SLi Yang 
5743e6e6983SYing Zhang /*
5753e6e6983SYing Zhang  * Config the L2 Cache as L2 SRAM
5763e6e6983SYing Zhang */
5773e6e6983SYing Zhang #if defined(CONFIG_SPL_BUILD)
578d34e5624SYing Zhang #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
5793e6e6983SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
5803e6e6983SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
5813e6e6983SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
5823e6e6983SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
5833e6e6983SYing Zhang #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
5845a89fa92SYing Zhang #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
5855a89fa92SYing Zhang #define CONFIG_SPL_RELOC_STACK_SIZE	(32 << 10)
5865a89fa92SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
5875a89fa92SYing Zhang #if defined(CONFIG_P2020RDB)
5885a89fa92SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(364 << 10)
5895a89fa92SYing Zhang #else
5905a89fa92SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(108 << 10)
5915a89fa92SYing Zhang #endif
59262c6ef33SYing Zhang #elif defined(CONFIG_NAND)
59362c6ef33SYing Zhang #ifdef CONFIG_TPL_BUILD
59462c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
59562c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
59662c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
59762c6ef33SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
59862c6ef33SYing Zhang #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
59962c6ef33SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
60062c6ef33SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(48 << 10)
60162c6ef33SYing Zhang #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
60262c6ef33SYing Zhang #else
60362c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
60462c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
60562c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
60662c6ef33SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	(CONFIG_SYS_INIT_L2_END - 0x2000)
60762c6ef33SYing Zhang #define CONFIG_SPL_RELOC_STACK		((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
60862c6ef33SYing Zhang #endif /* CONFIG_TPL_BUILD */
6093e6e6983SYing Zhang #endif
6103e6e6983SYing Zhang #endif
6113e6e6983SYing Zhang 
61214aa71e6SLi Yang /* Serial Port - controlled on board with jumper J8
61314aa71e6SLi Yang  * open - index 2
61414aa71e6SLi Yang  * shorted - index 1
61514aa71e6SLi Yang  */
61614aa71e6SLi Yang #define CONFIG_CONS_INDEX		1
61714aa71e6SLi Yang #undef CONFIG_SERIAL_SOFTWARE_FIFO
61814aa71e6SLi Yang #define CONFIG_SYS_NS16550_SERIAL
61914aa71e6SLi Yang #define CONFIG_SYS_NS16550_REG_SIZE	1
62014aa71e6SLi Yang #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
6213e6e6983SYing Zhang #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
62214aa71e6SLi Yang #define CONFIG_NS16550_MIN_FUNCTIONS
62314aa71e6SLi Yang #endif
62414aa71e6SLi Yang 
62514aa71e6SLi Yang #define CONFIG_SYS_BAUDRATE_TABLE	\
62614aa71e6SLi Yang 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
62714aa71e6SLi Yang 
62814aa71e6SLi Yang #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
62914aa71e6SLi Yang #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
63014aa71e6SLi Yang 
63114aa71e6SLi Yang /* I2C */
63200f792e0SHeiko Schocher #define CONFIG_SYS_I2C
63300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
63400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
63500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
63600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
63700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
63800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
63900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
64000f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x29} }
64114aa71e6SLi Yang #define CONFIG_SYS_I2C_EEPROM_ADDR	0x52
64214aa71e6SLi Yang #define CONFIG_SYS_SPD_BUS_NUM		1 /* For rom_loc and flash bank */
64314aa71e6SLi Yang 
64414aa71e6SLi Yang /*
64514aa71e6SLi Yang  * I2C2 EEPROM
64614aa71e6SLi Yang  */
64714aa71e6SLi Yang #undef CONFIG_ID_EEPROM
64814aa71e6SLi Yang 
64914aa71e6SLi Yang #define CONFIG_RTC_PT7C4338
65014aa71e6SLi Yang #define CONFIG_SYS_I2C_RTC_ADDR		0x68
65114aa71e6SLi Yang #define CONFIG_SYS_I2C_PCA9557_ADDR	0x18
65214aa71e6SLi Yang 
65314aa71e6SLi Yang /* enable read and write access to EEPROM */
65414aa71e6SLi Yang #define CONFIG_CMD_EEPROM
65514aa71e6SLi Yang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
65614aa71e6SLi Yang #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
65714aa71e6SLi Yang #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
65814aa71e6SLi Yang 
65914aa71e6SLi Yang /*
66014aa71e6SLi Yang  * eSPI - Enhanced SPI
66114aa71e6SLi Yang  */
66214aa71e6SLi Yang #define CONFIG_HARD_SPI
66314aa71e6SLi Yang 
66414aa71e6SLi Yang #if defined(CONFIG_SPI_FLASH)
66514aa71e6SLi Yang #define CONFIG_SF_DEFAULT_SPEED	10000000
66614aa71e6SLi Yang #define CONFIG_SF_DEFAULT_MODE	0
66714aa71e6SLi Yang #endif
66814aa71e6SLi Yang 
66914aa71e6SLi Yang #if defined(CONFIG_PCI)
67014aa71e6SLi Yang /*
67114aa71e6SLi Yang  * General PCI
67214aa71e6SLi Yang  * Memory space is mapped 1-1, but I/O space must start from 0.
67314aa71e6SLi Yang  */
67414aa71e6SLi Yang 
67514aa71e6SLi Yang /* controller 2, direct to uli, tgtid 2, Base address 9000 */
67614aa71e6SLi Yang #define CONFIG_SYS_PCIE2_NAME		"PCIe SLOT"
67714aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
67814aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
67914aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_BUS	0xc0000000
68014aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
68114aa71e6SLi Yang #else
68214aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
68314aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
68414aa71e6SLi Yang #endif
68514aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
68614aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
68714aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
68814aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
68914aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc10000ull
69014aa71e6SLi Yang #else
69114aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
69214aa71e6SLi Yang #endif
69314aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
69414aa71e6SLi Yang 
69514aa71e6SLi Yang /* controller 1, Slot 2, tgtid 1, Base address a000 */
69614aa71e6SLi Yang #define CONFIG_SYS_PCIE1_NAME		"mini PCIe SLOT"
69714aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
69814aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
69914aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
70014aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
70114aa71e6SLi Yang #else
70214aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
70314aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
70414aa71e6SLi Yang #endif
70514aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
70614aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
70714aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
70814aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
70914aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc00000ull
71014aa71e6SLi Yang #else
71114aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc00000
71214aa71e6SLi Yang #endif
71314aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
71414aa71e6SLi Yang 
71514aa71e6SLi Yang #define CONFIG_CMD_PCI
71614aa71e6SLi Yang 
71714aa71e6SLi Yang #define CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
71814aa71e6SLi Yang #define CONFIG_DOS_PARTITION
71914aa71e6SLi Yang #endif /* CONFIG_PCI */
72014aa71e6SLi Yang 
72114aa71e6SLi Yang #if defined(CONFIG_TSEC_ENET)
72214aa71e6SLi Yang #define CONFIG_MII		/* MII PHY management */
72314aa71e6SLi Yang #define CONFIG_TSEC1
72414aa71e6SLi Yang #define CONFIG_TSEC1_NAME	"eTSEC1"
72514aa71e6SLi Yang #define CONFIG_TSEC2
72614aa71e6SLi Yang #define CONFIG_TSEC2_NAME	"eTSEC2"
72714aa71e6SLi Yang #define CONFIG_TSEC3
72814aa71e6SLi Yang #define CONFIG_TSEC3_NAME	"eTSEC3"
72914aa71e6SLi Yang 
73014aa71e6SLi Yang #define TSEC1_PHY_ADDR	2
73114aa71e6SLi Yang #define TSEC2_PHY_ADDR	0
73214aa71e6SLi Yang #define TSEC3_PHY_ADDR	1
73314aa71e6SLi Yang 
73414aa71e6SLi Yang #define TSEC1_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
73514aa71e6SLi Yang #define TSEC2_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
73614aa71e6SLi Yang #define TSEC3_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
73714aa71e6SLi Yang 
73814aa71e6SLi Yang #define TSEC1_PHYIDX	0
73914aa71e6SLi Yang #define TSEC2_PHYIDX	0
74014aa71e6SLi Yang #define TSEC3_PHYIDX	0
74114aa71e6SLi Yang 
74214aa71e6SLi Yang #define CONFIG_ETHPRIME	"eTSEC1"
74314aa71e6SLi Yang 
74414aa71e6SLi Yang #define CONFIG_PHY_GIGE	1	/* Include GbE speed/duplex detection */
74514aa71e6SLi Yang 
74614aa71e6SLi Yang #define CONFIG_HAS_ETH0
74714aa71e6SLi Yang #define CONFIG_HAS_ETH1
74814aa71e6SLi Yang #define CONFIG_HAS_ETH2
74914aa71e6SLi Yang #endif /* CONFIG_TSEC_ENET */
75014aa71e6SLi Yang 
75114aa71e6SLi Yang #ifdef CONFIG_QE
75214aa71e6SLi Yang /* QE microcode/firmware address */
753f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
754dcf1d774SZhao Qiang #define CONFIG_SYS_QE_FW_ADDR	0xefec0000
755f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
75614aa71e6SLi Yang #endif /* CONFIG_QE */
75714aa71e6SLi Yang 
75814aa71e6SLi Yang #ifdef CONFIG_P1025RDB
75914aa71e6SLi Yang /*
76014aa71e6SLi Yang  * QE UEC ethernet configuration
76114aa71e6SLi Yang  */
76214aa71e6SLi Yang #define CONFIG_MIIM_ADDRESS	(CONFIG_SYS_CCSRBAR + 0x82120)
76314aa71e6SLi Yang 
76414aa71e6SLi Yang #undef CONFIG_UEC_ETH
76514aa71e6SLi Yang #define CONFIG_PHY_MODE_NEED_CHANGE
76614aa71e6SLi Yang 
76714aa71e6SLi Yang #define CONFIG_UEC_ETH1	/* ETH1 */
76814aa71e6SLi Yang #define CONFIG_HAS_ETH0
76914aa71e6SLi Yang 
77014aa71e6SLi Yang #ifdef CONFIG_UEC_ETH1
77114aa71e6SLi Yang #define CONFIG_SYS_UEC1_UCC_NUM	0	/* UCC1 */
77214aa71e6SLi Yang #define CONFIG_SYS_UEC1_RX_CLK	QE_CLK12 /* CLK12 for MII */
77314aa71e6SLi Yang #define CONFIG_SYS_UEC1_TX_CLK	QE_CLK9 /* CLK9 for MII */
77414aa71e6SLi Yang #define CONFIG_SYS_UEC1_ETH_TYPE	FAST_ETH
77514aa71e6SLi Yang #define CONFIG_SYS_UEC1_PHY_ADDR	0x0	/* 0x0 for MII */
77614aa71e6SLi Yang #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
77714aa71e6SLi Yang #define CONFIG_SYS_UEC1_INTERFACE_SPEED	100
77814aa71e6SLi Yang #endif /* CONFIG_UEC_ETH1 */
77914aa71e6SLi Yang 
78014aa71e6SLi Yang #define CONFIG_UEC_ETH5	/* ETH5 */
78114aa71e6SLi Yang #define CONFIG_HAS_ETH1
78214aa71e6SLi Yang 
78314aa71e6SLi Yang #ifdef CONFIG_UEC_ETH5
78414aa71e6SLi Yang #define CONFIG_SYS_UEC5_UCC_NUM	4	/* UCC5 */
78514aa71e6SLi Yang #define CONFIG_SYS_UEC5_RX_CLK	QE_CLK_NONE
78614aa71e6SLi Yang #define CONFIG_SYS_UEC5_TX_CLK	QE_CLK13 /* CLK 13 for RMII */
78714aa71e6SLi Yang #define CONFIG_SYS_UEC5_ETH_TYPE	FAST_ETH
78814aa71e6SLi Yang #define CONFIG_SYS_UEC5_PHY_ADDR	0x3	/* 0x3 for RMII */
78914aa71e6SLi Yang #define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
79014aa71e6SLi Yang #define CONFIG_SYS_UEC5_INTERFACE_SPEED	100
79114aa71e6SLi Yang #endif /* CONFIG_UEC_ETH5 */
79214aa71e6SLi Yang #endif /* CONFIG_P1025RDB */
79314aa71e6SLi Yang 
79414aa71e6SLi Yang /*
79514aa71e6SLi Yang  * Environment
79614aa71e6SLi Yang  */
797d34e5624SYing Zhang #ifdef CONFIG_SPIFLASH
79814aa71e6SLi Yang #define CONFIG_ENV_IS_IN_SPI_FLASH
79914aa71e6SLi Yang #define CONFIG_ENV_SPI_BUS	0
80014aa71e6SLi Yang #define CONFIG_ENV_SPI_CS	0
80114aa71e6SLi Yang #define CONFIG_ENV_SPI_MAX_HZ	10000000
80214aa71e6SLi Yang #define CONFIG_ENV_SPI_MODE	0
80314aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000	/* 8KB */
80414aa71e6SLi Yang #define CONFIG_ENV_OFFSET	0x100000	/* 1MB */
80514aa71e6SLi Yang #define CONFIG_ENV_SECT_SIZE	0x10000
8063e6e6983SYing Zhang #elif defined(CONFIG_SDCARD)
80714aa71e6SLi Yang #define CONFIG_ENV_IS_IN_MMC
8084394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION
80914aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000
81014aa71e6SLi Yang #define CONFIG_SYS_MMC_ENV_DEV	0
811a796e72cSScott Wood #elif defined(CONFIG_NAND)
81262c6ef33SYing Zhang #ifdef CONFIG_TPL_BUILD
81362c6ef33SYing Zhang #define CONFIG_ENV_SIZE		0x2000
81462c6ef33SYing Zhang #define CONFIG_ENV_ADDR		(CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
81562c6ef33SYing Zhang #else
81614aa71e6SLi Yang #define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
81762c6ef33SYing Zhang #endif
81862c6ef33SYing Zhang #define CONFIG_ENV_IS_IN_NAND
81962c6ef33SYing Zhang #define CONFIG_ENV_OFFSET	(1024 * 1024)
82014aa71e6SLi Yang #define CONFIG_ENV_RANGE	(3 * CONFIG_ENV_SIZE)
821a796e72cSScott Wood #elif defined(CONFIG_SYS_RAMBOOT)
82214aa71e6SLi Yang #define CONFIG_ENV_IS_NOWHERE	/* Store ENV in memory only */
82314aa71e6SLi Yang #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
82414aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000
82514aa71e6SLi Yang #else
82614aa71e6SLi Yang #define CONFIG_ENV_IS_IN_FLASH
82714aa71e6SLi Yang #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
82814aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000
82914aa71e6SLi Yang #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
83014aa71e6SLi Yang #endif
83114aa71e6SLi Yang 
83214aa71e6SLi Yang #define CONFIG_LOADS_ECHO		/* echo on for serial download */
83314aa71e6SLi Yang #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
83414aa71e6SLi Yang 
83514aa71e6SLi Yang /*
83614aa71e6SLi Yang  * Command line configuration.
83714aa71e6SLi Yang  */
83814aa71e6SLi Yang #define CONFIG_CMD_IRQ
83914aa71e6SLi Yang #define CONFIG_CMD_DATE
84014aa71e6SLi Yang #define CONFIG_CMD_REGINFO
84114aa71e6SLi Yang 
84214aa71e6SLi Yang /*
84314aa71e6SLi Yang  * USB
84414aa71e6SLi Yang  */
84514aa71e6SLi Yang #define CONFIG_HAS_FSL_DR_USB
84614aa71e6SLi Yang 
84714aa71e6SLi Yang #if defined(CONFIG_HAS_FSL_DR_USB)
84814aa71e6SLi Yang #define CONFIG_USB_EHCI
84914aa71e6SLi Yang 
85014aa71e6SLi Yang #ifdef CONFIG_USB_EHCI
85114aa71e6SLi Yang #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
85214aa71e6SLi Yang #define CONFIG_USB_EHCI_FSL
85314aa71e6SLi Yang #endif
85414aa71e6SLi Yang #endif
85514aa71e6SLi Yang 
856f404b66cSYork Sun #if defined(CONFIG_TARGET_P1020RDB_PD)
85780ba6a6fSramneek mehresh #define CONFIG_USB_MAX_CONTROLLER_COUNT	1
85880ba6a6fSramneek mehresh #endif
85980ba6a6fSramneek mehresh 
86014aa71e6SLi Yang #define CONFIG_MMC
86114aa71e6SLi Yang 
86214aa71e6SLi Yang #ifdef CONFIG_MMC
86314aa71e6SLi Yang #define CONFIG_FSL_ESDHC
86414aa71e6SLi Yang #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
86514aa71e6SLi Yang #define CONFIG_GENERIC_MMC
86614aa71e6SLi Yang #endif
86714aa71e6SLi Yang 
86814aa71e6SLi Yang #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) \
86914aa71e6SLi Yang 		 || defined(CONFIG_FSL_SATA)
87014aa71e6SLi Yang #define CONFIG_DOS_PARTITION
87114aa71e6SLi Yang #endif
87214aa71e6SLi Yang 
87314aa71e6SLi Yang #undef CONFIG_WATCHDOG	/* watchdog disabled */
87414aa71e6SLi Yang 
87514aa71e6SLi Yang /*
87614aa71e6SLi Yang  * Miscellaneous configurable options
87714aa71e6SLi Yang  */
87814aa71e6SLi Yang #define CONFIG_SYS_LONGHELP			/* undef to save memory */
87914aa71e6SLi Yang #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
88014aa71e6SLi Yang #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
88114aa71e6SLi Yang #if defined(CONFIG_CMD_KGDB)
88214aa71e6SLi Yang #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
88314aa71e6SLi Yang #else
88414aa71e6SLi Yang #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
88514aa71e6SLi Yang #endif
88614aa71e6SLi Yang #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
88714aa71e6SLi Yang 	/* Print Buffer Size */
88814aa71e6SLi Yang #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
88914aa71e6SLi Yang #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
89014aa71e6SLi Yang 
89114aa71e6SLi Yang /*
89214aa71e6SLi Yang  * For booting Linux, the board info and command line data
89314aa71e6SLi Yang  * have to be in the first 64 MB of memory, since this is
89414aa71e6SLi Yang  * the maximum mapped by the Linux kernel during initialization.
89514aa71e6SLi Yang  */
89614aa71e6SLi Yang #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory for Linux*/
89714aa71e6SLi Yang #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
89814aa71e6SLi Yang 
89914aa71e6SLi Yang #if defined(CONFIG_CMD_KGDB)
90014aa71e6SLi Yang #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
90114aa71e6SLi Yang #endif
90214aa71e6SLi Yang 
90314aa71e6SLi Yang /*
90414aa71e6SLi Yang  * Environment Configuration
90514aa71e6SLi Yang  */
90614aa71e6SLi Yang #define CONFIG_HOSTNAME		unknown
9078b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
908b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
90914aa71e6SLi Yang #define CONFIG_UBOOTPATH	u-boot.bin /* U-Boot image on TFTP server */
91014aa71e6SLi Yang 
91114aa71e6SLi Yang /* default location for tftp and bootm */
91214aa71e6SLi Yang #define CONFIG_LOADADDR	1000000
91314aa71e6SLi Yang 
91414aa71e6SLi Yang #define CONFIG_BOOTARGS	/* the boot command will set bootargs */
91514aa71e6SLi Yang 
91614aa71e6SLi Yang #define CONFIG_BAUDRATE	115200
91714aa71e6SLi Yang 
91814aa71e6SLi Yang #ifdef __SW_BOOT_NOR
91914aa71e6SLi Yang #define __NOR_RST_CMD	\
92014aa71e6SLi Yang norboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NOR 1; \
92114aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
92214aa71e6SLi Yang #endif
92314aa71e6SLi Yang #ifdef __SW_BOOT_SPI
92414aa71e6SLi Yang #define __SPI_RST_CMD	\
92514aa71e6SLi Yang spiboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SPI 1; \
92614aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
92714aa71e6SLi Yang #endif
92814aa71e6SLi Yang #ifdef __SW_BOOT_SD
92914aa71e6SLi Yang #define __SD_RST_CMD	\
93014aa71e6SLi Yang sdboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SD 1; \
93114aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
93214aa71e6SLi Yang #endif
93314aa71e6SLi Yang #ifdef __SW_BOOT_NAND
93414aa71e6SLi Yang #define __NAND_RST_CMD	\
93514aa71e6SLi Yang nandboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NAND 1; \
93614aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
93714aa71e6SLi Yang #endif
93814aa71e6SLi Yang #ifdef __SW_BOOT_PCIE
93914aa71e6SLi Yang #define __PCIE_RST_CMD	\
94014aa71e6SLi Yang pciboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_PCIE 1; \
94114aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
94214aa71e6SLi Yang #endif
94314aa71e6SLi Yang 
94414aa71e6SLi Yang #define	CONFIG_EXTRA_ENV_SETTINGS	\
94514aa71e6SLi Yang "netdev=eth0\0"	\
9465368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"	\
94714aa71e6SLi Yang "loadaddr=1000000\0"	\
94814aa71e6SLi Yang "bootfile=uImage\0"	\
94914aa71e6SLi Yang "tftpflash=tftpboot $loadaddr $uboot; "	\
9505368c55dSMarek Vasut 	"protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
9515368c55dSMarek Vasut 	"erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
9525368c55dSMarek Vasut 	"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
9535368c55dSMarek Vasut 	"protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
9545368c55dSMarek Vasut 	"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
95514aa71e6SLi Yang "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"    \
95614aa71e6SLi Yang "consoledev=ttyS0\0"	\
95714aa71e6SLi Yang "ramdiskaddr=2000000\0"	\
95814aa71e6SLi Yang "ramdiskfile=rootfs.ext2.gz.uboot\0"	\
959b24a4f62SScott Wood "fdtaddr=1e00000\0"	\
96014aa71e6SLi Yang "bdev=sda1\0" \
96114aa71e6SLi Yang "jffs2nor=mtdblock3\0"	\
96214aa71e6SLi Yang "norbootaddr=ef080000\0"	\
96314aa71e6SLi Yang "norfdtaddr=ef040000\0"	\
96414aa71e6SLi Yang "jffs2nand=mtdblock9\0"	\
96514aa71e6SLi Yang "nandbootaddr=100000\0"	\
96614aa71e6SLi Yang "nandfdtaddr=80000\0"		\
96714aa71e6SLi Yang "ramdisk_size=120000\0"	\
96814aa71e6SLi Yang "map_lowernorbank=i2c dev 1; i2c mw 18 1 02 1; i2c mw 18 3 fd 1\0" \
96914aa71e6SLi Yang "map_uppernorbank=i2c dev 1; i2c mw 18 1 00 1; i2c mw 18 3 fd 1\0" \
9705368c55dSMarek Vasut __stringify(__NOR_RST_CMD)"\0" \
9715368c55dSMarek Vasut __stringify(__SPI_RST_CMD)"\0" \
9725368c55dSMarek Vasut __stringify(__SD_RST_CMD)"\0" \
9735368c55dSMarek Vasut __stringify(__NAND_RST_CMD)"\0" \
9745368c55dSMarek Vasut __stringify(__PCIE_RST_CMD)"\0"
97514aa71e6SLi Yang 
97614aa71e6SLi Yang #define CONFIG_NFSBOOTCOMMAND	\
97714aa71e6SLi Yang "setenv bootargs root=/dev/nfs rw "	\
97814aa71e6SLi Yang "nfsroot=$serverip:$rootpath "	\
97914aa71e6SLi Yang "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
98014aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs;" \
98114aa71e6SLi Yang "tftp $loadaddr $bootfile;"	\
98214aa71e6SLi Yang "tftp $fdtaddr $fdtfile;"	\
98314aa71e6SLi Yang "bootm $loadaddr - $fdtaddr"
98414aa71e6SLi Yang 
98514aa71e6SLi Yang #define CONFIG_HDBOOT	\
98614aa71e6SLi Yang "setenv bootargs root=/dev/$bdev rw rootdelay=30 "	\
98714aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs;" \
98814aa71e6SLi Yang "usb start;"	\
98914aa71e6SLi Yang "ext2load usb 0:1 $loadaddr /boot/$bootfile;"	\
99014aa71e6SLi Yang "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;"	\
99114aa71e6SLi Yang "bootm $loadaddr - $fdtaddr"
99214aa71e6SLi Yang 
99314aa71e6SLi Yang #define CONFIG_USB_FAT_BOOT	\
99414aa71e6SLi Yang "setenv bootargs root=/dev/ram rw "	\
99514aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs " \
99614aa71e6SLi Yang "ramdisk_size=$ramdisk_size;"	\
99714aa71e6SLi Yang "usb start;"	\
99814aa71e6SLi Yang "fatload usb 0:2 $loadaddr $bootfile;"	\
99914aa71e6SLi Yang "fatload usb 0:2 $fdtaddr $fdtfile;"	\
100014aa71e6SLi Yang "fatload usb 0:2 $ramdiskaddr $ramdiskfile;"	\
100114aa71e6SLi Yang "bootm $loadaddr $ramdiskaddr $fdtaddr"
100214aa71e6SLi Yang 
100314aa71e6SLi Yang #define CONFIG_USB_EXT2_BOOT	\
100414aa71e6SLi Yang "setenv bootargs root=/dev/ram rw "	\
100514aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs " \
100614aa71e6SLi Yang "ramdisk_size=$ramdisk_size;"	\
100714aa71e6SLi Yang "usb start;"	\
100814aa71e6SLi Yang "ext2load usb 0:4 $loadaddr $bootfile;"	\
100914aa71e6SLi Yang "ext2load usb 0:4 $fdtaddr $fdtfile;" \
101014aa71e6SLi Yang "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
101114aa71e6SLi Yang "bootm $loadaddr $ramdiskaddr $fdtaddr"
101214aa71e6SLi Yang 
101314aa71e6SLi Yang #define CONFIG_NORBOOT	\
101414aa71e6SLi Yang "setenv bootargs root=/dev/$jffs2nor rw "	\
101514aa71e6SLi Yang "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;"	\
101614aa71e6SLi Yang "bootm $norbootaddr - $norfdtaddr"
101714aa71e6SLi Yang 
101814aa71e6SLi Yang #define CONFIG_RAMBOOTCOMMAND	\
101914aa71e6SLi Yang "setenv bootargs root=/dev/ram rw "	\
102014aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs " \
102114aa71e6SLi Yang "ramdisk_size=$ramdisk_size;"	\
102214aa71e6SLi Yang "tftp $ramdiskaddr $ramdiskfile;"	\
102314aa71e6SLi Yang "tftp $loadaddr $bootfile;"	\
102414aa71e6SLi Yang "tftp $fdtaddr $fdtfile;"	\
102514aa71e6SLi Yang "bootm $loadaddr $ramdiskaddr $fdtaddr"
102614aa71e6SLi Yang 
102714aa71e6SLi Yang #define CONFIG_BOOTCOMMAND	CONFIG_HDBOOT
102814aa71e6SLi Yang 
102914aa71e6SLi Yang #endif /* __CONFIG_H */
1030