xref: /rk3399_rockchip-uboot/include/configs/p1_p2_rdb_pc.h (revision b24a4f6247d867f1301edc1c6390aca79ecbe16b)
114aa71e6SLi Yang /*
214aa71e6SLi Yang  * Copyright 2010-2011 Freescale Semiconductor, Inc.
314aa71e6SLi Yang  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
514aa71e6SLi Yang  */
614aa71e6SLi Yang 
714aa71e6SLi Yang /*
814aa71e6SLi Yang  * QorIQ RDB boards configuration file
914aa71e6SLi Yang  */
1014aa71e6SLi Yang #ifndef __CONFIG_H
1114aa71e6SLi Yang #define __CONFIG_H
1214aa71e6SLi Yang 
1315672c6dSYork Sun #define CONFIG_DISPLAY_BOARDINFO
1415672c6dSYork Sun 
1514aa71e6SLi Yang #ifdef CONFIG_36BIT
1614aa71e6SLi Yang #define CONFIG_PHYS_64BIT
1714aa71e6SLi Yang #endif
1814aa71e6SLi Yang 
1914aa71e6SLi Yang #if defined(CONFIG_P1020MBG)
20e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1020MBG-PC"
2114aa71e6SLi Yang #define CONFIG_P1020
2214aa71e6SLi Yang #define CONFIG_VSC7385_ENET
2314aa71e6SLi Yang #define CONFIG_SLIC
2414aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
2514aa71e6SLi Yang #define __SW_BOOT_NOR		0xe4
2614aa71e6SLi Yang #define __SW_BOOT_SD		0x54
2713d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
2814aa71e6SLi Yang #endif
2914aa71e6SLi Yang 
3014aa71e6SLi Yang #if defined(CONFIG_P1020UTM)
31e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1020UTM-PC"
3214aa71e6SLi Yang #define CONFIG_P1020
3314aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
3414aa71e6SLi Yang #define __SW_BOOT_NOR		0xe0
3514aa71e6SLi Yang #define __SW_BOOT_SD		0x50
3613d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
3714aa71e6SLi Yang #endif
3814aa71e6SLi Yang 
3945fdb627SHaijun.Zhang #if defined(CONFIG_P1020RDB_PC)
40e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1020RDB-PC"
4114aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
4214aa71e6SLi Yang #define CONFIG_P1020
4314aa71e6SLi Yang #define CONFIG_VSC7385_ENET
4414aa71e6SLi Yang #define CONFIG_SLIC
4514aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
4614aa71e6SLi Yang #define __SW_BOOT_NOR		0x5c
4714aa71e6SLi Yang #define __SW_BOOT_SPI		0x1c
4814aa71e6SLi Yang #define __SW_BOOT_SD		0x9c
4914aa71e6SLi Yang #define __SW_BOOT_NAND		0xec
5014aa71e6SLi Yang #define __SW_BOOT_PCIE		0x6c
5113d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
5214aa71e6SLi Yang #endif
5314aa71e6SLi Yang 
5445fdb627SHaijun.Zhang /*
5545fdb627SHaijun.Zhang  * P1020RDB-PD board has user selectable switches for evaluating different
5645fdb627SHaijun.Zhang  * frequency and boot options for the P1020 device. The table that
5745fdb627SHaijun.Zhang  * follow describe the available options. The front six binary number was in
5845fdb627SHaijun.Zhang  * accordance with SW3[1:6].
5945fdb627SHaijun.Zhang  * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off
6045fdb627SHaijun.Zhang  * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off
6145fdb627SHaijun.Zhang  * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off
6245fdb627SHaijun.Zhang  * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off
6345fdb627SHaijun.Zhang  * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off
6445fdb627SHaijun.Zhang  * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off
6545fdb627SHaijun.Zhang  * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off
6645fdb627SHaijun.Zhang  */
6745fdb627SHaijun.Zhang #if defined(CONFIG_P1020RDB_PD)
6845fdb627SHaijun.Zhang #define CONFIG_BOARDNAME "P1020RDB-PD"
6945fdb627SHaijun.Zhang #define CONFIG_NAND_FSL_ELBC
7045fdb627SHaijun.Zhang #define CONFIG_P1020
7145fdb627SHaijun.Zhang #define CONFIG_VSC7385_ENET
7245fdb627SHaijun.Zhang #define CONFIG_SLIC
7345fdb627SHaijun.Zhang #define __SW_BOOT_MASK		0x03
7445fdb627SHaijun.Zhang #define __SW_BOOT_NOR		0x64
7545fdb627SHaijun.Zhang #define __SW_BOOT_SPI		0x34
7645fdb627SHaijun.Zhang #define __SW_BOOT_SD		0x24
7745fdb627SHaijun.Zhang #define __SW_BOOT_NAND		0x44
7845fdb627SHaijun.Zhang #define __SW_BOOT_PCIE		0x74
7945fdb627SHaijun.Zhang #define CONFIG_SYS_L2_SIZE	(256 << 10)
8094b383e7SYangbo Lu /*
8194b383e7SYangbo Lu  * Dynamic MTD Partition support with mtdparts
8294b383e7SYangbo Lu  */
8394b383e7SYangbo Lu #define CONFIG_MTD_DEVICE
8494b383e7SYangbo Lu #define CONFIG_MTD_PARTITIONS
8594b383e7SYangbo Lu #define CONFIG_CMD_MTDPARTS
8694b383e7SYangbo Lu #define CONFIG_FLASH_CFI_MTD
8794b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=ec000000.nor"
8894b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=ec000000.nor:128k(dtb),6016k(kernel)," \
8994b383e7SYangbo Lu 			"57088k(fs),1m(vsc7385-firmware),1280k(u-boot)"
9045fdb627SHaijun.Zhang #endif
9145fdb627SHaijun.Zhang 
9214aa71e6SLi Yang #if defined(CONFIG_P1021RDB)
93e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1021RDB-PC"
9414aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
9514aa71e6SLi Yang #define CONFIG_P1021
9614aa71e6SLi Yang #define CONFIG_QE
9714aa71e6SLi Yang #define CONFIG_VSC7385_ENET
9814aa71e6SLi Yang #define CONFIG_SYS_LBC_LBCR	0x00080000	/* Implement conversion of
9914aa71e6SLi Yang 						addresses in the LBC */
10014aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
10114aa71e6SLi Yang #define __SW_BOOT_NOR		0x5c
10214aa71e6SLi Yang #define __SW_BOOT_SPI		0x1c
10314aa71e6SLi Yang #define __SW_BOOT_SD		0x9c
10414aa71e6SLi Yang #define __SW_BOOT_NAND		0xec
10514aa71e6SLi Yang #define __SW_BOOT_PCIE		0x6c
10613d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
10794b383e7SYangbo Lu /*
10894b383e7SYangbo Lu  * Dynamic MTD Partition support with mtdparts
10994b383e7SYangbo Lu  */
11094b383e7SYangbo Lu #define CONFIG_MTD_DEVICE
11194b383e7SYangbo Lu #define CONFIG_MTD_PARTITIONS
11294b383e7SYangbo Lu #define CONFIG_CMD_MTDPARTS
11394b383e7SYangbo Lu #define CONFIG_FLASH_CFI_MTD
11494b383e7SYangbo Lu #ifdef CONFIG_PHYS_64BIT
11594b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=fef000000.nor"
11694b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=fef000000.nor:256k(vsc7385-firmware)," \
11794b383e7SYangbo Lu 			"256k(dtb),4608k(kernel),9728k(fs)," \
11894b383e7SYangbo Lu 			"256k(qe-ucode-firmware),1280k(u-boot)"
11994b383e7SYangbo Lu #else
12094b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=ef000000.nor"
12194b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=ef000000.nor:256k(vsc7385-firmware)," \
12294b383e7SYangbo Lu 			"256k(dtb),4608k(kernel),9728k(fs)," \
12394b383e7SYangbo Lu 			"256k(qe-ucode-firmware),1280k(u-boot)"
12494b383e7SYangbo Lu #endif
12514aa71e6SLi Yang #endif
12614aa71e6SLi Yang 
12714aa71e6SLi Yang #if defined(CONFIG_P1024RDB)
12814aa71e6SLi Yang #define CONFIG_BOARDNAME "P1024RDB"
12914aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
13014aa71e6SLi Yang #define CONFIG_P1024
13114aa71e6SLi Yang #define CONFIG_SLIC
13214aa71e6SLi Yang #define __SW_BOOT_MASK		0xf3
13314aa71e6SLi Yang #define __SW_BOOT_NOR		0x00
13414aa71e6SLi Yang #define __SW_BOOT_SPI		0x08
13514aa71e6SLi Yang #define __SW_BOOT_SD		0x04
13614aa71e6SLi Yang #define __SW_BOOT_NAND		0x0c
13713d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
13814aa71e6SLi Yang #endif
13914aa71e6SLi Yang 
14014aa71e6SLi Yang #if defined(CONFIG_P1025RDB)
14114aa71e6SLi Yang #define CONFIG_BOARDNAME "P1025RDB"
14214aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
14314aa71e6SLi Yang #define CONFIG_P1025
14414aa71e6SLi Yang #define CONFIG_QE
14514aa71e6SLi Yang #define CONFIG_SLIC
14614aa71e6SLi Yang 
14714aa71e6SLi Yang #define CONFIG_SYS_LBC_LBCR	0x00080000	/* Implement conversion of
14814aa71e6SLi Yang 						addresses in the LBC */
14914aa71e6SLi Yang #define __SW_BOOT_MASK		0xf3
15014aa71e6SLi Yang #define __SW_BOOT_NOR		0x00
15114aa71e6SLi Yang #define __SW_BOOT_SPI		0x08
15214aa71e6SLi Yang #define __SW_BOOT_SD		0x04
15314aa71e6SLi Yang #define __SW_BOOT_NAND		0x0c
15413d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
15514aa71e6SLi Yang #endif
15614aa71e6SLi Yang 
15714aa71e6SLi Yang #if defined(CONFIG_P2020RDB)
158e2c91b95SScott Wood #define CONFIG_BOARDNAME "P2020RDB-PCA"
15914aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
16014aa71e6SLi Yang #define CONFIG_P2020
16114aa71e6SLi Yang #define CONFIG_VSC7385_ENET
16214aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
16314aa71e6SLi Yang #define __SW_BOOT_NOR		0xc8
16414aa71e6SLi Yang #define __SW_BOOT_SPI		0x28
16514aa71e6SLi Yang #define __SW_BOOT_SD		0x68 /* or 0x18 */
16614aa71e6SLi Yang #define __SW_BOOT_NAND		0xe8
16714aa71e6SLi Yang #define __SW_BOOT_PCIE		0xa8
16813d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(512 << 10)
16994b383e7SYangbo Lu /*
17094b383e7SYangbo Lu  * Dynamic MTD Partition support with mtdparts
17194b383e7SYangbo Lu  */
17294b383e7SYangbo Lu #define CONFIG_MTD_DEVICE
17394b383e7SYangbo Lu #define CONFIG_MTD_PARTITIONS
17494b383e7SYangbo Lu #define CONFIG_CMD_MTDPARTS
17594b383e7SYangbo Lu #define CONFIG_FLASH_CFI_MTD
17694b383e7SYangbo Lu #ifdef CONFIG_PHYS_64BIT
17794b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=fef000000.nor"
17894b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=fef000000.nor:256k(vsc7385-firmware)," \
17994b383e7SYangbo Lu 			"256k(dtb),4608k(kernel),9984k(fs),1280k(u-boot)"
18094b383e7SYangbo Lu #else
18194b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=ef000000.nor"
18294b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=ef000000.nor:256k(vsc7385-firmware)," \
18394b383e7SYangbo Lu 			"256k(dtb),4608k(kernel),9984k(fs),1280k(u-boot)"
18494b383e7SYangbo Lu #endif
18513d1143fSScott Wood #endif
18613d1143fSScott Wood 
18714aa71e6SLi Yang #ifdef CONFIG_SDCARD
1883e6e6983SYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
1893e6e6983SYing Zhang #define CONFIG_SPL_ENV_SUPPORT
1903e6e6983SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT
1913e6e6983SYing Zhang #define CONFIG_SPL_MMC_SUPPORT
1923e6e6983SYing Zhang #define CONFIG_SPL_MMC_MINIMAL
1933e6e6983SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
1943e6e6983SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
1953e6e6983SYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT
1963e6e6983SYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT
1973e6e6983SYing Zhang #define CONFIG_SPL_I2C_SUPPORT
1983e6e6983SYing Zhang #define CONFIG_FSL_LAW                 /* Use common FSL init code */
1993e6e6983SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
2003e6e6983SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
201ee4d6511SYing Zhang #define CONFIG_SPL_PAD_TO		0x20000
202ee4d6511SYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 * 1024)
203e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
2043e6e6983SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_DST	(0x11000000)
2053e6e6983SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_START	(0x11000000)
206ee4d6511SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_OFFS	(128 << 10)
2073e6e6983SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
2083e6e6983SYing Zhang #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
2093e6e6983SYing Zhang #define CONFIG_SPL_MMC_BOOT
2103e6e6983SYing Zhang #ifdef CONFIG_SPL_BUILD
2113e6e6983SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
2123e6e6983SYing Zhang #endif
21314aa71e6SLi Yang #endif
21414aa71e6SLi Yang 
21514aa71e6SLi Yang #ifdef CONFIG_SPIFLASH
216d34e5624SYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
217d34e5624SYing Zhang #define CONFIG_SPL_ENV_SUPPORT
218d34e5624SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT
219d34e5624SYing Zhang #define CONFIG_SPL_SPI_SUPPORT
220d34e5624SYing Zhang #define CONFIG_SPL_SPI_FLASH_SUPPORT
221d34e5624SYing Zhang #define CONFIG_SPL_SPI_FLASH_MINIMAL
222d34e5624SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
223d34e5624SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
224d34e5624SYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT
225d34e5624SYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT
226d34e5624SYing Zhang #define CONFIG_SPL_I2C_SUPPORT
227d34e5624SYing Zhang #define CONFIG_FSL_LAW         /* Use common FSL init code */
228d34e5624SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
229d34e5624SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
230ee4d6511SYing Zhang #define CONFIG_SPL_PAD_TO		0x20000
231ee4d6511SYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 * 1024)
232e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
233d34e5624SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x11000000)
234d34e5624SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x11000000)
235ee4d6511SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(128 << 10)
236d34e5624SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
237d34e5624SYing Zhang #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
238d34e5624SYing Zhang #define CONFIG_SPL_SPI_BOOT
239d34e5624SYing Zhang #ifdef CONFIG_SPL_BUILD
240d34e5624SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
241d34e5624SYing Zhang #endif
24214aa71e6SLi Yang #endif
24314aa71e6SLi Yang 
244a796e72cSScott Wood #ifdef CONFIG_NAND
24562c6ef33SYing Zhang #ifdef CONFIG_TPL_BUILD
24662c6ef33SYing Zhang #define CONFIG_SPL_NAND_BOOT
24762c6ef33SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
24862c6ef33SYing Zhang #define CONFIG_SPL_ENV_SUPPORT
24962c6ef33SYing Zhang #define CONFIG_SPL_NAND_INIT
25062c6ef33SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT
25162c6ef33SYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT
25262c6ef33SYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT
25362c6ef33SYing Zhang #define CONFIG_SPL_I2C_SUPPORT
25462c6ef33SYing Zhang #define CONFIG_SPL_NAND_SUPPORT
25562c6ef33SYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
25662c6ef33SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
25762c6ef33SYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 << 10)
25862c6ef33SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
25962c6ef33SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
260e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	(832 << 10)
26162c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST	(0x11000000)
26262c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START	(0x11000000)
26362c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS	((128 + 128) << 10)
26462c6ef33SYing Zhang #elif defined(CONFIG_SPL_BUILD)
265a796e72cSScott Wood #define CONFIG_SPL_INIT_MINIMAL
266a796e72cSScott Wood #define CONFIG_SPL_SERIAL_SUPPORT
267a796e72cSScott Wood #define CONFIG_SPL_NAND_SUPPORT
268a796e72cSScott Wood #define CONFIG_SPL_FLUSH_IMAGE
269a796e72cSScott Wood #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
27062c6ef33SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xff800000
2716113d3f2SBenoît Thébaudeau #define CONFIG_SPL_MAX_SIZE		4096
27262c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_SIZE	(128 << 10)
27362c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST	0xf8f80000
27462c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START	0xf8f80000
27562c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS	(128 << 10)
27662c6ef33SYing Zhang #endif /* not CONFIG_TPL_BUILD */
27713d1143fSScott Wood 
27862c6ef33SYing Zhang #define CONFIG_SPL_PAD_TO		0x20000
27962c6ef33SYing Zhang #define CONFIG_TPL_PAD_TO		0x20000
28062c6ef33SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
28162c6ef33SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
282a796e72cSScott Wood #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
28314aa71e6SLi Yang #endif
28414aa71e6SLi Yang 
28514aa71e6SLi Yang #ifndef CONFIG_SYS_TEXT_BASE
286e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE		0xeff40000
28714aa71e6SLi Yang #endif
28814aa71e6SLi Yang 
28914aa71e6SLi Yang #ifndef CONFIG_RESET_VECTOR_ADDRESS
29014aa71e6SLi Yang #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
29114aa71e6SLi Yang #endif
29214aa71e6SLi Yang 
29314aa71e6SLi Yang #ifndef CONFIG_SYS_MONITOR_BASE
294a796e72cSScott Wood #ifdef CONFIG_SPL_BUILD
295a796e72cSScott Wood #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
296a796e72cSScott Wood #else
29714aa71e6SLi Yang #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
29814aa71e6SLi Yang #endif
299a796e72cSScott Wood #endif
30014aa71e6SLi Yang 
30114aa71e6SLi Yang /* High Level Configuration Options */
30214aa71e6SLi Yang #define CONFIG_BOOKE
30314aa71e6SLi Yang #define CONFIG_E500
30414aa71e6SLi Yang 
30514aa71e6SLi Yang #define CONFIG_MP
30614aa71e6SLi Yang 
30714aa71e6SLi Yang #define CONFIG_FSL_ELBC
30814aa71e6SLi Yang #define CONFIG_PCI
309b38eaec5SRobert P. J. Day #define CONFIG_PCIE1	/* PCIE controller 1 (slot 1) */
310b38eaec5SRobert P. J. Day #define CONFIG_PCIE2	/* PCIE controller 2 (slot 2) */
31114aa71e6SLi Yang #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
312842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE	/* indirect PCI bridge support */
31314aa71e6SLi Yang #define CONFIG_FSL_PCIE_RESET	/* need PCIe reset errata */
31414aa71e6SLi Yang #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
31514aa71e6SLi Yang 
31614aa71e6SLi Yang #define CONFIG_FSL_LAW
31714aa71e6SLi Yang #define CONFIG_TSEC_ENET	/* tsec ethernet support */
31814aa71e6SLi Yang #define CONFIG_ENV_OVERWRITE
31914aa71e6SLi Yang 
32014aa71e6SLi Yang #define CONFIG_CMD_SATA
321befb7d9fSJerry Huang #define CONFIG_SATA_SIL
32214aa71e6SLi Yang #define CONFIG_SYS_SATA_MAX_DEVICE	2
32314aa71e6SLi Yang #define CONFIG_LIBATA
32414aa71e6SLi Yang #define CONFIG_LBA48
32514aa71e6SLi Yang 
32614aa71e6SLi Yang #if defined(CONFIG_P2020RDB)
32714aa71e6SLi Yang #define CONFIG_SYS_CLK_FREQ	100000000
32814aa71e6SLi Yang #else
32914aa71e6SLi Yang #define CONFIG_SYS_CLK_FREQ	66666666
33014aa71e6SLi Yang #endif
33114aa71e6SLi Yang #define CONFIG_DDR_CLK_FREQ	66666666
33214aa71e6SLi Yang 
33314aa71e6SLi Yang #define CONFIG_HWCONFIG
33414aa71e6SLi Yang /*
33514aa71e6SLi Yang  * These can be toggled for performance analysis, otherwise use default.
33614aa71e6SLi Yang  */
33714aa71e6SLi Yang #define CONFIG_L2_CACHE
33814aa71e6SLi Yang #define CONFIG_BTB
33914aa71e6SLi Yang 
34014aa71e6SLi Yang #define CONFIG_BOARD_EARLY_INIT_F	/* Call board_pre_init */
341babb348cSTimur Tabi 
34214aa71e6SLi Yang #define CONFIG_ENABLE_36BIT_PHYS
34314aa71e6SLi Yang 
34414aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
34514aa71e6SLi Yang #define CONFIG_ADDR_MAP			1
34614aa71e6SLi Yang #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
34714aa71e6SLi Yang #endif
34814aa71e6SLi Yang 
34914aa71e6SLi Yang #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
35014aa71e6SLi Yang #define CONFIG_SYS_MEMTEST_END		0x1fffffff
35114aa71e6SLi Yang #define CONFIG_PANIC_HANG	/* do not reset board on panic */
35214aa71e6SLi Yang 
35314aa71e6SLi Yang #define CONFIG_SYS_CCSRBAR		0xffe00000
35414aa71e6SLi Yang #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
35514aa71e6SLi Yang 
35614aa71e6SLi Yang /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
35714aa71e6SLi Yang        SPL code*/
358a796e72cSScott Wood #ifdef CONFIG_SPL_BUILD
35914aa71e6SLi Yang #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
36014aa71e6SLi Yang #endif
36114aa71e6SLi Yang 
36214aa71e6SLi Yang /* DDR Setup */
3635614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3
3641ba62f10SYork Sun #define CONFIG_SYS_DDR_RAW_TIMING
36514aa71e6SLi Yang #define CONFIG_DDR_SPD
36614aa71e6SLi Yang #define CONFIG_SYS_SPD_BUS_NUM 1
36714aa71e6SLi Yang #define SPD_EEPROM_ADDRESS 0x52
3686f5e1dc5SYork Sun #undef CONFIG_FSL_DDR_INTERACTIVE
36914aa71e6SLi Yang 
37045fdb627SHaijun.Zhang #if (defined(CONFIG_P1020MBG) || defined(CONFIG_P1020RDB_PD))
37114aa71e6SLi Yang #define CONFIG_SYS_SDRAM_SIZE_LAW	LAW_SIZE_2G
37214aa71e6SLi Yang #define CONFIG_CHIP_SELECTS_PER_CTRL	2
37314aa71e6SLi Yang #else
37414aa71e6SLi Yang #define CONFIG_SYS_SDRAM_SIZE_LAW	LAW_SIZE_1G
37514aa71e6SLi Yang #define CONFIG_CHIP_SELECTS_PER_CTRL	1
37614aa71e6SLi Yang #endif
37714aa71e6SLi Yang #define CONFIG_SYS_SDRAM_SIZE		(1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
37814aa71e6SLi Yang #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
37914aa71e6SLi Yang #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
38014aa71e6SLi Yang 
38114aa71e6SLi Yang #define CONFIG_NUM_DDR_CONTROLLERS	1
38214aa71e6SLi Yang #define CONFIG_DIMM_SLOTS_PER_CTLR	1
38314aa71e6SLi Yang 
38414aa71e6SLi Yang /* Default settings for DDR3 */
38513d1143fSScott Wood #ifndef CONFIG_P2020RDB
38614aa71e6SLi Yang #define CONFIG_SYS_DDR_CS0_BNDS		0x0000003f
38714aa71e6SLi Yang #define CONFIG_SYS_DDR_CS0_CONFIG	0x80014302
38814aa71e6SLi Yang #define CONFIG_SYS_DDR_CS0_CONFIG_2	0x00000000
38914aa71e6SLi Yang #define CONFIG_SYS_DDR_CS1_BNDS		0x0040007f
39014aa71e6SLi Yang #define CONFIG_SYS_DDR_CS1_CONFIG	0x80014302
39114aa71e6SLi Yang #define CONFIG_SYS_DDR_CS1_CONFIG_2	0x00000000
39214aa71e6SLi Yang 
39314aa71e6SLi Yang #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
39414aa71e6SLi Yang #define CONFIG_SYS_DDR_INIT_ADDR	0x00000000
39514aa71e6SLi Yang #define CONFIG_SYS_DDR_INIT_EXT_ADDR	0x00000000
39614aa71e6SLi Yang #define CONFIG_SYS_DDR_MODE_CONTROL	0x00000000
39714aa71e6SLi Yang 
39814aa71e6SLi Yang #define CONFIG_SYS_DDR_ZQ_CONTROL	0x89080600
39914aa71e6SLi Yang #define CONFIG_SYS_DDR_WRLVL_CONTROL	0x8655A608
40014aa71e6SLi Yang #define CONFIG_SYS_DDR_SR_CNTR		0x00000000
40114aa71e6SLi Yang #define CONFIG_SYS_DDR_RCW_1		0x00000000
40214aa71e6SLi Yang #define CONFIG_SYS_DDR_RCW_2		0x00000000
40314aa71e6SLi Yang #define CONFIG_SYS_DDR_CONTROL		0xC70C0000	/* Type = DDR3	*/
40414aa71e6SLi Yang #define CONFIG_SYS_DDR_CONTROL_2	0x04401050
40514aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_4		0x00220001
40614aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_5		0x03402400
40714aa71e6SLi Yang 
40814aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_3		0x00020000
40914aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_0		0x00330004
41014aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_1		0x6f6B4846
41114aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_2		0x0FA8C8CF
41214aa71e6SLi Yang #define CONFIG_SYS_DDR_CLK_CTRL		0x03000000
41314aa71e6SLi Yang #define CONFIG_SYS_DDR_MODE_1		0x40461520
41414aa71e6SLi Yang #define CONFIG_SYS_DDR_MODE_2		0x8000c000
41514aa71e6SLi Yang #define CONFIG_SYS_DDR_INTERVAL		0x0C300000
41614aa71e6SLi Yang #endif
41714aa71e6SLi Yang 
41814aa71e6SLi Yang #undef CONFIG_CLOCKS_IN_MHZ
41914aa71e6SLi Yang 
42014aa71e6SLi Yang /*
42114aa71e6SLi Yang  * Memory map
42214aa71e6SLi Yang  *
42314aa71e6SLi Yang  * 0x0000_0000 0x7fff_ffff	DDR		Up to 2GB cacheable
42414aa71e6SLi Yang  * 0x8000_0000 0xdfff_ffff	PCI Express Mem	1.5G non-cacheable(PCIe * 3)
425d674bccfSScott Wood  * 0xec00_0000 0xefff_ffff	NOR flash	Up to 64M non-cacheable	CS0/1
42613d1143fSScott Wood  * 0xf8f8_0000 0xf8ff_ffff	L2 SRAM		Up to 512K cacheable
42713d1143fSScott Wood  *   (early boot only)
428d674bccfSScott Wood  * 0xff80_0000 0xff80_7fff	NAND flash	32K non-cacheable	CS1/0
429d674bccfSScott Wood  * 0xff98_0000 0xff98_ffff	PMC		64K non-cacheable	CS2
430d674bccfSScott Wood  * 0xffa0_0000 0xffaf_ffff	CPLD		1M non-cacheable	CS3
431d674bccfSScott Wood  * 0xffb0_0000 0xffbf_ffff	VSC7385 switch  1M non-cacheable	CS2
43214aa71e6SLi Yang  * 0xffc0_0000 0xffc3_ffff	PCI IO range	256k non-cacheable
433d674bccfSScott Wood  * 0xffd0_0000 0xffd0_3fff	L1 for stack	16K cacheable
43414aa71e6SLi Yang  * 0xffe0_0000 0xffef_ffff	CCSR		1M non-cacheable
43514aa71e6SLi Yang  */
43614aa71e6SLi Yang 
43714aa71e6SLi Yang /*
43814aa71e6SLi Yang  * Local Bus Definitions
43914aa71e6SLi Yang  */
44045fdb627SHaijun.Zhang #if (defined(CONFIG_P1020MBG) || defined(CONFIG_P1020RDB_PD))
44114aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_SECT	512	/* 64M */
44214aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE		0xec000000
44314aa71e6SLi Yang #elif defined(CONFIG_P1020UTM)
44414aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_SECT	256	/* 32M */
44514aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE		0xee000000
44614aa71e6SLi Yang #else
44714aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_SECT	128	/* 16M */
44814aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE		0xef000000
44914aa71e6SLi Yang #endif
45014aa71e6SLi Yang 
45114aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
45214aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
45314aa71e6SLi Yang #else
45414aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
45514aa71e6SLi Yang #endif
45614aa71e6SLi Yang 
4577ee41107STimur Tabi #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
45814aa71e6SLi Yang 	| BR_PS_16 | BR_V)
45914aa71e6SLi Yang 
46014aa71e6SLi Yang #define CONFIG_FLASH_OR_PRELIM	0xfc000ff7
46114aa71e6SLi Yang 
46214aa71e6SLi Yang #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
46314aa71e6SLi Yang #define CONFIG_SYS_FLASH_QUIET_TEST
46414aa71e6SLi Yang #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
46514aa71e6SLi Yang 
46614aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
46714aa71e6SLi Yang 
46814aa71e6SLi Yang #undef CONFIG_SYS_FLASH_CHECKSUM
46914aa71e6SLi Yang #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
47014aa71e6SLi Yang #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
47114aa71e6SLi Yang 
47214aa71e6SLi Yang #define CONFIG_FLASH_CFI_DRIVER
47314aa71e6SLi Yang #define CONFIG_SYS_FLASH_CFI
47414aa71e6SLi Yang #define CONFIG_SYS_FLASH_EMPTY_INFO
47514aa71e6SLi Yang #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
47614aa71e6SLi Yang 
47714aa71e6SLi Yang /* Nand Flash */
47814aa71e6SLi Yang #ifdef CONFIG_NAND_FSL_ELBC
47914aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE		0xff800000
48014aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
48114aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE_PHYS	0xfff800000ull
48214aa71e6SLi Yang #else
48314aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
48414aa71e6SLi Yang #endif
48514aa71e6SLi Yang 
48614aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
48714aa71e6SLi Yang #define CONFIG_SYS_MAX_NAND_DEVICE	1
48814aa71e6SLi Yang #define CONFIG_CMD_NAND
48945fdb627SHaijun.Zhang #if defined(CONFIG_P1020RDB_PD)
49045fdb627SHaijun.Zhang #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
49145fdb627SHaijun.Zhang #else
49214aa71e6SLi Yang #define CONFIG_SYS_NAND_BLOCK_SIZE	(16 * 1024)
49345fdb627SHaijun.Zhang #endif
49414aa71e6SLi Yang 
4957ee41107STimur Tabi #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
49614aa71e6SLi Yang 	| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
49714aa71e6SLi Yang 	| BR_PS_8	/* Port Size = 8 bit */ \
49814aa71e6SLi Yang 	| BR_MS_FCM	/* MSEL = FCM */ \
49914aa71e6SLi Yang 	| BR_V)	/* valid */
50045fdb627SHaijun.Zhang #if defined(CONFIG_P1020RDB_PD)
50145fdb627SHaijun.Zhang #define CONFIG_SYS_NAND_OR_PRELIM	(OR_AM_32KB \
50245fdb627SHaijun.Zhang 	| OR_FCM_PGS	/* Large Page*/ \
50345fdb627SHaijun.Zhang 	| OR_FCM_CSCT \
50445fdb627SHaijun.Zhang 	| OR_FCM_CST \
50545fdb627SHaijun.Zhang 	| OR_FCM_CHT \
50645fdb627SHaijun.Zhang 	| OR_FCM_SCY_1 \
50745fdb627SHaijun.Zhang 	| OR_FCM_TRLX \
50845fdb627SHaijun.Zhang 	| OR_FCM_EHTR)
50945fdb627SHaijun.Zhang #else
51014aa71e6SLi Yang #define CONFIG_SYS_NAND_OR_PRELIM	(OR_AM_32KB	/* small page */ \
51114aa71e6SLi Yang 	| OR_FCM_CSCT \
51214aa71e6SLi Yang 	| OR_FCM_CST \
51314aa71e6SLi Yang 	| OR_FCM_CHT \
51414aa71e6SLi Yang 	| OR_FCM_SCY_1 \
51514aa71e6SLi Yang 	| OR_FCM_TRLX \
51614aa71e6SLi Yang 	| OR_FCM_EHTR)
51745fdb627SHaijun.Zhang #endif
51814aa71e6SLi Yang #endif /* CONFIG_NAND_FSL_ELBC */
51914aa71e6SLi Yang 
52014aa71e6SLi Yang #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
52114aa71e6SLi Yang 
52214aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_LOCK
52314aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000 /* stack in RAM */
52414aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
52514aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
52614aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
52714aa71e6SLi Yang /* The assembler doesn't like typecast */
52814aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
52914aa71e6SLi Yang 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
53014aa71e6SLi Yang 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
53114aa71e6SLi Yang #else
53214aa71e6SLi Yang /* Initial L1 address */
53314aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR
53414aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
53514aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
53614aa71e6SLi Yang #endif
53714aa71e6SLi Yang /* Size of used area in RAM */
53814aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
53914aa71e6SLi Yang 
54014aa71e6SLi Yang #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
54114aa71e6SLi Yang 					GENERATED_GBL_DATA_SIZE)
54214aa71e6SLi Yang #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
54314aa71e6SLi Yang 
5449307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN	(768 * 1024)
54514aa71e6SLi Yang #define CONFIG_SYS_MALLOC_LEN	(1024 * 1024)/* Reserved for malloc */
54614aa71e6SLi Yang 
54714aa71e6SLi Yang #define CONFIG_SYS_CPLD_BASE	0xffa00000
54814aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
54914aa71e6SLi Yang #define CONFIG_SYS_CPLD_BASE_PHYS	0xfffa00000ull
55014aa71e6SLi Yang #else
55114aa71e6SLi Yang #define CONFIG_SYS_CPLD_BASE_PHYS	CONFIG_SYS_CPLD_BASE
55214aa71e6SLi Yang #endif
55314aa71e6SLi Yang /* CPLD config size: 1Mb */
55414aa71e6SLi Yang #define CONFIG_CPLD_BR_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) | \
55514aa71e6SLi Yang 					BR_PS_8 | BR_V)
55614aa71e6SLi Yang #define CONFIG_CPLD_OR_PRELIM	(0xfff009f7)
55714aa71e6SLi Yang 
55814aa71e6SLi Yang #define CONFIG_SYS_PMC_BASE	0xff980000
55914aa71e6SLi Yang #define CONFIG_SYS_PMC_BASE_PHYS	CONFIG_SYS_PMC_BASE
56014aa71e6SLi Yang #define CONFIG_PMC_BR_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
56114aa71e6SLi Yang 					BR_PS_8 | BR_V)
56214aa71e6SLi Yang #define CONFIG_PMC_OR_PRELIM	(OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
56314aa71e6SLi Yang 				 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
56414aa71e6SLi Yang 				 OR_GPCM_EAD)
56514aa71e6SLi Yang 
566a796e72cSScott Wood #ifdef CONFIG_NAND
56714aa71e6SLi Yang #define CONFIG_SYS_BR0_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
56814aa71e6SLi Yang #define CONFIG_SYS_OR0_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
56914aa71e6SLi Yang #define CONFIG_SYS_BR1_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
57014aa71e6SLi Yang #define CONFIG_SYS_OR1_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
57114aa71e6SLi Yang #else
57214aa71e6SLi Yang #define CONFIG_SYS_BR0_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
57314aa71e6SLi Yang #define CONFIG_SYS_OR0_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
57414aa71e6SLi Yang #ifdef CONFIG_NAND_FSL_ELBC
57514aa71e6SLi Yang #define CONFIG_SYS_BR1_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
57614aa71e6SLi Yang #define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
57714aa71e6SLi Yang #endif
57814aa71e6SLi Yang #endif
57914aa71e6SLi Yang #define CONFIG_SYS_BR3_PRELIM	CONFIG_CPLD_BR_PRELIM	/* CPLD Base Address */
58014aa71e6SLi Yang #define CONFIG_SYS_OR3_PRELIM	CONFIG_CPLD_OR_PRELIM	/* CPLD Options */
58114aa71e6SLi Yang 
58214aa71e6SLi Yang /* Vsc7385 switch */
58314aa71e6SLi Yang #ifdef CONFIG_VSC7385_ENET
58414aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BASE		0xffb00000
58514aa71e6SLi Yang 
58614aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
58714aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BASE_PHYS	0xfffb00000ull
58814aa71e6SLi Yang #else
58914aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BASE_PHYS	CONFIG_SYS_VSC7385_BASE
59014aa71e6SLi Yang #endif
59114aa71e6SLi Yang 
59214aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BR_PRELIM	\
59314aa71e6SLi Yang 	(BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V)
59414aa71e6SLi Yang #define CONFIG_SYS_VSC7385_OR_PRELIM	(OR_AM_128KB | OR_GPCM_CSNT | \
59514aa71e6SLi Yang 			OR_GPCM_XACS |  OR_GPCM_SCY_15 | OR_GPCM_SETA | \
59614aa71e6SLi Yang 			OR_GPCM_TRLX |  OR_GPCM_EHTR | OR_GPCM_EAD)
59714aa71e6SLi Yang 
59814aa71e6SLi Yang #define CONFIG_SYS_BR2_PRELIM	CONFIG_SYS_VSC7385_BR_PRELIM
59914aa71e6SLi Yang #define CONFIG_SYS_OR2_PRELIM	CONFIG_SYS_VSC7385_OR_PRELIM
60014aa71e6SLi Yang 
60114aa71e6SLi Yang /* The size of the VSC7385 firmware image */
60214aa71e6SLi Yang #define CONFIG_VSC7385_IMAGE_SIZE	8192
60314aa71e6SLi Yang #endif
60414aa71e6SLi Yang 
6053e6e6983SYing Zhang /*
6063e6e6983SYing Zhang  * Config the L2 Cache as L2 SRAM
6073e6e6983SYing Zhang */
6083e6e6983SYing Zhang #if defined(CONFIG_SPL_BUILD)
609d34e5624SYing Zhang #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
6103e6e6983SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
6113e6e6983SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
6123e6e6983SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
6133e6e6983SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
6143e6e6983SYing Zhang #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
6155a89fa92SYing Zhang #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
6165a89fa92SYing Zhang #define CONFIG_SPL_RELOC_STACK_SIZE	(32 << 10)
6175a89fa92SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
6185a89fa92SYing Zhang #if defined(CONFIG_P2020RDB)
6195a89fa92SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(364 << 10)
6205a89fa92SYing Zhang #else
6215a89fa92SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(108 << 10)
6225a89fa92SYing Zhang #endif
62362c6ef33SYing Zhang #elif defined(CONFIG_NAND)
62462c6ef33SYing Zhang #ifdef CONFIG_TPL_BUILD
62562c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
62662c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
62762c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
62862c6ef33SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
62962c6ef33SYing Zhang #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
63062c6ef33SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
63162c6ef33SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(48 << 10)
63262c6ef33SYing Zhang #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
63362c6ef33SYing Zhang #else
63462c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
63562c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
63662c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
63762c6ef33SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	(CONFIG_SYS_INIT_L2_END - 0x2000)
63862c6ef33SYing Zhang #define CONFIG_SPL_RELOC_STACK		((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
63962c6ef33SYing Zhang #endif /* CONFIG_TPL_BUILD */
6403e6e6983SYing Zhang #endif
6413e6e6983SYing Zhang #endif
6423e6e6983SYing Zhang 
64314aa71e6SLi Yang /* Serial Port - controlled on board with jumper J8
64414aa71e6SLi Yang  * open - index 2
64514aa71e6SLi Yang  * shorted - index 1
64614aa71e6SLi Yang  */
64714aa71e6SLi Yang #define CONFIG_CONS_INDEX		1
64814aa71e6SLi Yang #undef CONFIG_SERIAL_SOFTWARE_FIFO
64914aa71e6SLi Yang #define CONFIG_SYS_NS16550_SERIAL
65014aa71e6SLi Yang #define CONFIG_SYS_NS16550_REG_SIZE	1
65114aa71e6SLi Yang #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
6523e6e6983SYing Zhang #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
65314aa71e6SLi Yang #define CONFIG_NS16550_MIN_FUNCTIONS
65414aa71e6SLi Yang #endif
65514aa71e6SLi Yang 
65614aa71e6SLi Yang #define CONFIG_SYS_BAUDRATE_TABLE	\
65714aa71e6SLi Yang 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
65814aa71e6SLi Yang 
65914aa71e6SLi Yang #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
66014aa71e6SLi Yang #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
66114aa71e6SLi Yang 
66214aa71e6SLi Yang /* I2C */
66300f792e0SHeiko Schocher #define CONFIG_SYS_I2C
66400f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
66500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
66600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
66700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
66800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
66900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
67000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
67100f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x29} }
67214aa71e6SLi Yang #define CONFIG_SYS_I2C_EEPROM_ADDR	0x52
67314aa71e6SLi Yang #define CONFIG_SYS_SPD_BUS_NUM		1 /* For rom_loc and flash bank */
67414aa71e6SLi Yang 
67514aa71e6SLi Yang /*
67614aa71e6SLi Yang  * I2C2 EEPROM
67714aa71e6SLi Yang  */
67814aa71e6SLi Yang #undef CONFIG_ID_EEPROM
67914aa71e6SLi Yang 
68014aa71e6SLi Yang #define CONFIG_RTC_PT7C4338
68114aa71e6SLi Yang #define CONFIG_SYS_I2C_RTC_ADDR		0x68
68214aa71e6SLi Yang #define CONFIG_SYS_I2C_PCA9557_ADDR	0x18
68314aa71e6SLi Yang 
68414aa71e6SLi Yang /* enable read and write access to EEPROM */
68514aa71e6SLi Yang #define CONFIG_CMD_EEPROM
68614aa71e6SLi Yang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
68714aa71e6SLi Yang #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
68814aa71e6SLi Yang #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
68914aa71e6SLi Yang 
69014aa71e6SLi Yang /*
69114aa71e6SLi Yang  * eSPI - Enhanced SPI
69214aa71e6SLi Yang  */
69314aa71e6SLi Yang #define CONFIG_HARD_SPI
69414aa71e6SLi Yang 
69514aa71e6SLi Yang #if defined(CONFIG_SPI_FLASH)
69614aa71e6SLi Yang #define CONFIG_SF_DEFAULT_SPEED	10000000
69714aa71e6SLi Yang #define CONFIG_SF_DEFAULT_MODE	0
69814aa71e6SLi Yang #endif
69914aa71e6SLi Yang 
70014aa71e6SLi Yang #if defined(CONFIG_PCI)
70114aa71e6SLi Yang /*
70214aa71e6SLi Yang  * General PCI
70314aa71e6SLi Yang  * Memory space is mapped 1-1, but I/O space must start from 0.
70414aa71e6SLi Yang  */
70514aa71e6SLi Yang 
70614aa71e6SLi Yang /* controller 2, direct to uli, tgtid 2, Base address 9000 */
70714aa71e6SLi Yang #define CONFIG_SYS_PCIE2_NAME		"PCIe SLOT"
70814aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
70914aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
71014aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_BUS	0xc0000000
71114aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
71214aa71e6SLi Yang #else
71314aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
71414aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
71514aa71e6SLi Yang #endif
71614aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
71714aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
71814aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
71914aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
72014aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc10000ull
72114aa71e6SLi Yang #else
72214aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
72314aa71e6SLi Yang #endif
72414aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
72514aa71e6SLi Yang 
72614aa71e6SLi Yang /* controller 1, Slot 2, tgtid 1, Base address a000 */
72714aa71e6SLi Yang #define CONFIG_SYS_PCIE1_NAME		"mini PCIe SLOT"
72814aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
72914aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
73014aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
73114aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
73214aa71e6SLi Yang #else
73314aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
73414aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
73514aa71e6SLi Yang #endif
73614aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
73714aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
73814aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
73914aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
74014aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc00000ull
74114aa71e6SLi Yang #else
74214aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc00000
74314aa71e6SLi Yang #endif
74414aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
74514aa71e6SLi Yang 
74614aa71e6SLi Yang #define CONFIG_PCI_PNP	/* do pci plug-and-play */
74714aa71e6SLi Yang #define CONFIG_CMD_PCI
74814aa71e6SLi Yang 
74914aa71e6SLi Yang #define CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
75014aa71e6SLi Yang #define CONFIG_DOS_PARTITION
75114aa71e6SLi Yang #endif /* CONFIG_PCI */
75214aa71e6SLi Yang 
75314aa71e6SLi Yang #if defined(CONFIG_TSEC_ENET)
75414aa71e6SLi Yang #define CONFIG_MII		/* MII PHY management */
75514aa71e6SLi Yang #define CONFIG_TSEC1
75614aa71e6SLi Yang #define CONFIG_TSEC1_NAME	"eTSEC1"
75714aa71e6SLi Yang #define CONFIG_TSEC2
75814aa71e6SLi Yang #define CONFIG_TSEC2_NAME	"eTSEC2"
75914aa71e6SLi Yang #define CONFIG_TSEC3
76014aa71e6SLi Yang #define CONFIG_TSEC3_NAME	"eTSEC3"
76114aa71e6SLi Yang 
76214aa71e6SLi Yang #define TSEC1_PHY_ADDR	2
76314aa71e6SLi Yang #define TSEC2_PHY_ADDR	0
76414aa71e6SLi Yang #define TSEC3_PHY_ADDR	1
76514aa71e6SLi Yang 
76614aa71e6SLi Yang #define TSEC1_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
76714aa71e6SLi Yang #define TSEC2_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
76814aa71e6SLi Yang #define TSEC3_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
76914aa71e6SLi Yang 
77014aa71e6SLi Yang #define TSEC1_PHYIDX	0
77114aa71e6SLi Yang #define TSEC2_PHYIDX	0
77214aa71e6SLi Yang #define TSEC3_PHYIDX	0
77314aa71e6SLi Yang 
77414aa71e6SLi Yang #define CONFIG_ETHPRIME	"eTSEC1"
77514aa71e6SLi Yang 
77614aa71e6SLi Yang #define CONFIG_PHY_GIGE	1	/* Include GbE speed/duplex detection */
77714aa71e6SLi Yang 
77814aa71e6SLi Yang #define CONFIG_HAS_ETH0
77914aa71e6SLi Yang #define CONFIG_HAS_ETH1
78014aa71e6SLi Yang #define CONFIG_HAS_ETH2
78114aa71e6SLi Yang #endif /* CONFIG_TSEC_ENET */
78214aa71e6SLi Yang 
78314aa71e6SLi Yang #ifdef CONFIG_QE
78414aa71e6SLi Yang /* QE microcode/firmware address */
785f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
786dcf1d774SZhao Qiang #define CONFIG_SYS_QE_FW_ADDR	0xefec0000
787f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
78814aa71e6SLi Yang #endif /* CONFIG_QE */
78914aa71e6SLi Yang 
79014aa71e6SLi Yang #ifdef CONFIG_P1025RDB
79114aa71e6SLi Yang /*
79214aa71e6SLi Yang  * QE UEC ethernet configuration
79314aa71e6SLi Yang  */
79414aa71e6SLi Yang #define CONFIG_MIIM_ADDRESS	(CONFIG_SYS_CCSRBAR + 0x82120)
79514aa71e6SLi Yang 
79614aa71e6SLi Yang #undef CONFIG_UEC_ETH
79714aa71e6SLi Yang #define CONFIG_PHY_MODE_NEED_CHANGE
79814aa71e6SLi Yang 
79914aa71e6SLi Yang #define CONFIG_UEC_ETH1	/* ETH1 */
80014aa71e6SLi Yang #define CONFIG_HAS_ETH0
80114aa71e6SLi Yang 
80214aa71e6SLi Yang #ifdef CONFIG_UEC_ETH1
80314aa71e6SLi Yang #define CONFIG_SYS_UEC1_UCC_NUM	0	/* UCC1 */
80414aa71e6SLi Yang #define CONFIG_SYS_UEC1_RX_CLK	QE_CLK12 /* CLK12 for MII */
80514aa71e6SLi Yang #define CONFIG_SYS_UEC1_TX_CLK	QE_CLK9 /* CLK9 for MII */
80614aa71e6SLi Yang #define CONFIG_SYS_UEC1_ETH_TYPE	FAST_ETH
80714aa71e6SLi Yang #define CONFIG_SYS_UEC1_PHY_ADDR	0x0	/* 0x0 for MII */
80814aa71e6SLi Yang #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
80914aa71e6SLi Yang #define CONFIG_SYS_UEC1_INTERFACE_SPEED	100
81014aa71e6SLi Yang #endif /* CONFIG_UEC_ETH1 */
81114aa71e6SLi Yang 
81214aa71e6SLi Yang #define CONFIG_UEC_ETH5	/* ETH5 */
81314aa71e6SLi Yang #define CONFIG_HAS_ETH1
81414aa71e6SLi Yang 
81514aa71e6SLi Yang #ifdef CONFIG_UEC_ETH5
81614aa71e6SLi Yang #define CONFIG_SYS_UEC5_UCC_NUM	4	/* UCC5 */
81714aa71e6SLi Yang #define CONFIG_SYS_UEC5_RX_CLK	QE_CLK_NONE
81814aa71e6SLi Yang #define CONFIG_SYS_UEC5_TX_CLK	QE_CLK13 /* CLK 13 for RMII */
81914aa71e6SLi Yang #define CONFIG_SYS_UEC5_ETH_TYPE	FAST_ETH
82014aa71e6SLi Yang #define CONFIG_SYS_UEC5_PHY_ADDR	0x3	/* 0x3 for RMII */
82114aa71e6SLi Yang #define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
82214aa71e6SLi Yang #define CONFIG_SYS_UEC5_INTERFACE_SPEED	100
82314aa71e6SLi Yang #endif /* CONFIG_UEC_ETH5 */
82414aa71e6SLi Yang #endif /* CONFIG_P1025RDB */
82514aa71e6SLi Yang 
82614aa71e6SLi Yang /*
82714aa71e6SLi Yang  * Environment
82814aa71e6SLi Yang  */
829d34e5624SYing Zhang #ifdef CONFIG_SPIFLASH
83014aa71e6SLi Yang #define CONFIG_ENV_IS_IN_SPI_FLASH
83114aa71e6SLi Yang #define CONFIG_ENV_SPI_BUS	0
83214aa71e6SLi Yang #define CONFIG_ENV_SPI_CS	0
83314aa71e6SLi Yang #define CONFIG_ENV_SPI_MAX_HZ	10000000
83414aa71e6SLi Yang #define CONFIG_ENV_SPI_MODE	0
83514aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000	/* 8KB */
83614aa71e6SLi Yang #define CONFIG_ENV_OFFSET	0x100000	/* 1MB */
83714aa71e6SLi Yang #define CONFIG_ENV_SECT_SIZE	0x10000
8383e6e6983SYing Zhang #elif defined(CONFIG_SDCARD)
83914aa71e6SLi Yang #define CONFIG_ENV_IS_IN_MMC
8404394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION
84114aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000
84214aa71e6SLi Yang #define CONFIG_SYS_MMC_ENV_DEV	0
843a796e72cSScott Wood #elif defined(CONFIG_NAND)
84462c6ef33SYing Zhang #ifdef CONFIG_TPL_BUILD
84562c6ef33SYing Zhang #define CONFIG_ENV_SIZE		0x2000
84662c6ef33SYing Zhang #define CONFIG_ENV_ADDR		(CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
84762c6ef33SYing Zhang #else
84814aa71e6SLi Yang #define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
84962c6ef33SYing Zhang #endif
85062c6ef33SYing Zhang #define CONFIG_ENV_IS_IN_NAND
85162c6ef33SYing Zhang #define CONFIG_ENV_OFFSET	(1024 * 1024)
85214aa71e6SLi Yang #define CONFIG_ENV_RANGE	(3 * CONFIG_ENV_SIZE)
853a796e72cSScott Wood #elif defined(CONFIG_SYS_RAMBOOT)
85414aa71e6SLi Yang #define CONFIG_ENV_IS_NOWHERE	/* Store ENV in memory only */
85514aa71e6SLi Yang #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
85614aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000
85714aa71e6SLi Yang #else
85814aa71e6SLi Yang #define CONFIG_ENV_IS_IN_FLASH
85914aa71e6SLi Yang #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
86014aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000
86114aa71e6SLi Yang #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
86214aa71e6SLi Yang #endif
86314aa71e6SLi Yang 
86414aa71e6SLi Yang #define CONFIG_LOADS_ECHO		/* echo on for serial download */
86514aa71e6SLi Yang #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
86614aa71e6SLi Yang 
86714aa71e6SLi Yang /*
86814aa71e6SLi Yang  * Command line configuration.
86914aa71e6SLi Yang  */
87014aa71e6SLi Yang #define CONFIG_CMD_IRQ
87114aa71e6SLi Yang #define CONFIG_CMD_DATE
87214aa71e6SLi Yang #define CONFIG_CMD_REGINFO
87314aa71e6SLi Yang 
87414aa71e6SLi Yang /*
87514aa71e6SLi Yang  * USB
87614aa71e6SLi Yang  */
87714aa71e6SLi Yang #define CONFIG_HAS_FSL_DR_USB
87814aa71e6SLi Yang 
87914aa71e6SLi Yang #if defined(CONFIG_HAS_FSL_DR_USB)
88014aa71e6SLi Yang #define CONFIG_USB_EHCI
88114aa71e6SLi Yang 
88214aa71e6SLi Yang #ifdef CONFIG_USB_EHCI
88314aa71e6SLi Yang #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
88414aa71e6SLi Yang #define CONFIG_USB_EHCI_FSL
88514aa71e6SLi Yang #define CONFIG_USB_STORAGE
88614aa71e6SLi Yang #endif
88714aa71e6SLi Yang #endif
88814aa71e6SLi Yang 
88980ba6a6fSramneek mehresh #if defined(CONFIG_P1020RDB_PD)
89080ba6a6fSramneek mehresh #define CONFIG_USB_MAX_CONTROLLER_COUNT	1
89180ba6a6fSramneek mehresh #endif
89280ba6a6fSramneek mehresh 
89314aa71e6SLi Yang #define CONFIG_MMC
89414aa71e6SLi Yang 
89514aa71e6SLi Yang #ifdef CONFIG_MMC
89614aa71e6SLi Yang #define CONFIG_FSL_ESDHC
89714aa71e6SLi Yang #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
89814aa71e6SLi Yang #define CONFIG_GENERIC_MMC
89914aa71e6SLi Yang #endif
90014aa71e6SLi Yang 
90114aa71e6SLi Yang #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) \
90214aa71e6SLi Yang 		 || defined(CONFIG_FSL_SATA)
90314aa71e6SLi Yang #define CONFIG_DOS_PARTITION
90414aa71e6SLi Yang #endif
90514aa71e6SLi Yang 
90614aa71e6SLi Yang #undef CONFIG_WATCHDOG	/* watchdog disabled */
90714aa71e6SLi Yang 
90814aa71e6SLi Yang /*
90914aa71e6SLi Yang  * Miscellaneous configurable options
91014aa71e6SLi Yang  */
91114aa71e6SLi Yang #define CONFIG_SYS_LONGHELP			/* undef to save memory */
91214aa71e6SLi Yang #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
91314aa71e6SLi Yang #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
91414aa71e6SLi Yang #if defined(CONFIG_CMD_KGDB)
91514aa71e6SLi Yang #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
91614aa71e6SLi Yang #else
91714aa71e6SLi Yang #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
91814aa71e6SLi Yang #endif
91914aa71e6SLi Yang #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
92014aa71e6SLi Yang 	/* Print Buffer Size */
92114aa71e6SLi Yang #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
92214aa71e6SLi Yang #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
92314aa71e6SLi Yang 
92414aa71e6SLi Yang /*
92514aa71e6SLi Yang  * For booting Linux, the board info and command line data
92614aa71e6SLi Yang  * have to be in the first 64 MB of memory, since this is
92714aa71e6SLi Yang  * the maximum mapped by the Linux kernel during initialization.
92814aa71e6SLi Yang  */
92914aa71e6SLi Yang #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory for Linux*/
93014aa71e6SLi Yang #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
93114aa71e6SLi Yang 
93214aa71e6SLi Yang #if defined(CONFIG_CMD_KGDB)
93314aa71e6SLi Yang #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
93414aa71e6SLi Yang #endif
93514aa71e6SLi Yang 
93614aa71e6SLi Yang /*
93714aa71e6SLi Yang  * Environment Configuration
93814aa71e6SLi Yang  */
93914aa71e6SLi Yang #define CONFIG_HOSTNAME		unknown
9408b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
941b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
94214aa71e6SLi Yang #define CONFIG_UBOOTPATH	u-boot.bin /* U-Boot image on TFTP server */
94314aa71e6SLi Yang 
94414aa71e6SLi Yang /* default location for tftp and bootm */
94514aa71e6SLi Yang #define CONFIG_LOADADDR	1000000
94614aa71e6SLi Yang 
94714aa71e6SLi Yang #define CONFIG_BOOTARGS	/* the boot command will set bootargs */
94814aa71e6SLi Yang 
94914aa71e6SLi Yang #define CONFIG_BAUDRATE	115200
95014aa71e6SLi Yang 
95114aa71e6SLi Yang #ifdef __SW_BOOT_NOR
95214aa71e6SLi Yang #define __NOR_RST_CMD	\
95314aa71e6SLi Yang norboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NOR 1; \
95414aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
95514aa71e6SLi Yang #endif
95614aa71e6SLi Yang #ifdef __SW_BOOT_SPI
95714aa71e6SLi Yang #define __SPI_RST_CMD	\
95814aa71e6SLi Yang spiboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SPI 1; \
95914aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
96014aa71e6SLi Yang #endif
96114aa71e6SLi Yang #ifdef __SW_BOOT_SD
96214aa71e6SLi Yang #define __SD_RST_CMD	\
96314aa71e6SLi Yang sdboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SD 1; \
96414aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
96514aa71e6SLi Yang #endif
96614aa71e6SLi Yang #ifdef __SW_BOOT_NAND
96714aa71e6SLi Yang #define __NAND_RST_CMD	\
96814aa71e6SLi Yang nandboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NAND 1; \
96914aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
97014aa71e6SLi Yang #endif
97114aa71e6SLi Yang #ifdef __SW_BOOT_PCIE
97214aa71e6SLi Yang #define __PCIE_RST_CMD	\
97314aa71e6SLi Yang pciboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_PCIE 1; \
97414aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
97514aa71e6SLi Yang #endif
97614aa71e6SLi Yang 
97714aa71e6SLi Yang #define	CONFIG_EXTRA_ENV_SETTINGS	\
97814aa71e6SLi Yang "netdev=eth0\0"	\
9795368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"	\
98014aa71e6SLi Yang "loadaddr=1000000\0"	\
98114aa71e6SLi Yang "bootfile=uImage\0"	\
98214aa71e6SLi Yang "tftpflash=tftpboot $loadaddr $uboot; "	\
9835368c55dSMarek Vasut 	"protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
9845368c55dSMarek Vasut 	"erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
9855368c55dSMarek Vasut 	"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
9865368c55dSMarek Vasut 	"protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
9875368c55dSMarek Vasut 	"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
98814aa71e6SLi Yang "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"    \
98914aa71e6SLi Yang "consoledev=ttyS0\0"	\
99014aa71e6SLi Yang "ramdiskaddr=2000000\0"	\
99114aa71e6SLi Yang "ramdiskfile=rootfs.ext2.gz.uboot\0"	\
992*b24a4f62SScott Wood "fdtaddr=1e00000\0"	\
99314aa71e6SLi Yang "bdev=sda1\0" \
99414aa71e6SLi Yang "jffs2nor=mtdblock3\0"	\
99514aa71e6SLi Yang "norbootaddr=ef080000\0"	\
99614aa71e6SLi Yang "norfdtaddr=ef040000\0"	\
99714aa71e6SLi Yang "jffs2nand=mtdblock9\0"	\
99814aa71e6SLi Yang "nandbootaddr=100000\0"	\
99914aa71e6SLi Yang "nandfdtaddr=80000\0"		\
100014aa71e6SLi Yang "ramdisk_size=120000\0"	\
100114aa71e6SLi Yang "map_lowernorbank=i2c dev 1; i2c mw 18 1 02 1; i2c mw 18 3 fd 1\0" \
100214aa71e6SLi Yang "map_uppernorbank=i2c dev 1; i2c mw 18 1 00 1; i2c mw 18 3 fd 1\0" \
10035368c55dSMarek Vasut __stringify(__NOR_RST_CMD)"\0" \
10045368c55dSMarek Vasut __stringify(__SPI_RST_CMD)"\0" \
10055368c55dSMarek Vasut __stringify(__SD_RST_CMD)"\0" \
10065368c55dSMarek Vasut __stringify(__NAND_RST_CMD)"\0" \
10075368c55dSMarek Vasut __stringify(__PCIE_RST_CMD)"\0"
100814aa71e6SLi Yang 
100914aa71e6SLi Yang #define CONFIG_NFSBOOTCOMMAND	\
101014aa71e6SLi Yang "setenv bootargs root=/dev/nfs rw "	\
101114aa71e6SLi Yang "nfsroot=$serverip:$rootpath "	\
101214aa71e6SLi Yang "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
101314aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs;" \
101414aa71e6SLi Yang "tftp $loadaddr $bootfile;"	\
101514aa71e6SLi Yang "tftp $fdtaddr $fdtfile;"	\
101614aa71e6SLi Yang "bootm $loadaddr - $fdtaddr"
101714aa71e6SLi Yang 
101814aa71e6SLi Yang #define CONFIG_HDBOOT	\
101914aa71e6SLi Yang "setenv bootargs root=/dev/$bdev rw rootdelay=30 "	\
102014aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs;" \
102114aa71e6SLi Yang "usb start;"	\
102214aa71e6SLi Yang "ext2load usb 0:1 $loadaddr /boot/$bootfile;"	\
102314aa71e6SLi Yang "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;"	\
102414aa71e6SLi Yang "bootm $loadaddr - $fdtaddr"
102514aa71e6SLi Yang 
102614aa71e6SLi Yang #define CONFIG_USB_FAT_BOOT	\
102714aa71e6SLi Yang "setenv bootargs root=/dev/ram rw "	\
102814aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs " \
102914aa71e6SLi Yang "ramdisk_size=$ramdisk_size;"	\
103014aa71e6SLi Yang "usb start;"	\
103114aa71e6SLi Yang "fatload usb 0:2 $loadaddr $bootfile;"	\
103214aa71e6SLi Yang "fatload usb 0:2 $fdtaddr $fdtfile;"	\
103314aa71e6SLi Yang "fatload usb 0:2 $ramdiskaddr $ramdiskfile;"	\
103414aa71e6SLi Yang "bootm $loadaddr $ramdiskaddr $fdtaddr"
103514aa71e6SLi Yang 
103614aa71e6SLi Yang #define CONFIG_USB_EXT2_BOOT	\
103714aa71e6SLi Yang "setenv bootargs root=/dev/ram rw "	\
103814aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs " \
103914aa71e6SLi Yang "ramdisk_size=$ramdisk_size;"	\
104014aa71e6SLi Yang "usb start;"	\
104114aa71e6SLi Yang "ext2load usb 0:4 $loadaddr $bootfile;"	\
104214aa71e6SLi Yang "ext2load usb 0:4 $fdtaddr $fdtfile;" \
104314aa71e6SLi Yang "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
104414aa71e6SLi Yang "bootm $loadaddr $ramdiskaddr $fdtaddr"
104514aa71e6SLi Yang 
104614aa71e6SLi Yang #define CONFIG_NORBOOT	\
104714aa71e6SLi Yang "setenv bootargs root=/dev/$jffs2nor rw "	\
104814aa71e6SLi Yang "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;"	\
104914aa71e6SLi Yang "bootm $norbootaddr - $norfdtaddr"
105014aa71e6SLi Yang 
105114aa71e6SLi Yang #define CONFIG_RAMBOOTCOMMAND	\
105214aa71e6SLi Yang "setenv bootargs root=/dev/ram rw "	\
105314aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs " \
105414aa71e6SLi Yang "ramdisk_size=$ramdisk_size;"	\
105514aa71e6SLi Yang "tftp $ramdiskaddr $ramdiskfile;"	\
105614aa71e6SLi Yang "tftp $loadaddr $bootfile;"	\
105714aa71e6SLi Yang "tftp $fdtaddr $fdtfile;"	\
105814aa71e6SLi Yang "bootm $loadaddr $ramdiskaddr $fdtaddr"
105914aa71e6SLi Yang 
106014aa71e6SLi Yang #define CONFIG_BOOTCOMMAND	CONFIG_HDBOOT
106114aa71e6SLi Yang 
106214aa71e6SLi Yang #endif /* __CONFIG_H */
1063