xref: /rk3399_rockchip-uboot/include/configs/p1_p2_rdb_pc.h (revision 8850c5d57c10aa6431d138d426e6e105c99cc7ba)
114aa71e6SLi Yang /*
214aa71e6SLi Yang  * Copyright 2010-2011 Freescale Semiconductor, Inc.
314aa71e6SLi Yang  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
514aa71e6SLi Yang  */
614aa71e6SLi Yang 
714aa71e6SLi Yang /*
814aa71e6SLi Yang  * QorIQ RDB boards configuration file
914aa71e6SLi Yang  */
1014aa71e6SLi Yang #ifndef __CONFIG_H
1114aa71e6SLi Yang #define __CONFIG_H
1214aa71e6SLi Yang 
13fedae6ebSYork Sun #if defined(CONFIG_TARGET_P1020MBG)
14e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1020MBG-PC"
1514aa71e6SLi Yang #define CONFIG_VSC7385_ENET
1614aa71e6SLi Yang #define CONFIG_SLIC
1714aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
1814aa71e6SLi Yang #define __SW_BOOT_NOR		0xe4
1914aa71e6SLi Yang #define __SW_BOOT_SD		0x54
2013d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
2114aa71e6SLi Yang #endif
2214aa71e6SLi Yang 
23e9bc8a8fSYork Sun #if defined(CONFIG_TARGET_P1020UTM)
24e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1020UTM-PC"
2514aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
2614aa71e6SLi Yang #define __SW_BOOT_NOR		0xe0
2714aa71e6SLi Yang #define __SW_BOOT_SD		0x50
2813d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
2914aa71e6SLi Yang #endif
3014aa71e6SLi Yang 
31aa14620cSYork Sun #if defined(CONFIG_TARGET_P1020RDB_PC)
32e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1020RDB-PC"
3314aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
3414aa71e6SLi Yang #define CONFIG_VSC7385_ENET
3514aa71e6SLi Yang #define CONFIG_SLIC
3614aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
3714aa71e6SLi Yang #define __SW_BOOT_NOR		0x5c
3814aa71e6SLi Yang #define __SW_BOOT_SPI		0x1c
3914aa71e6SLi Yang #define __SW_BOOT_SD		0x9c
4014aa71e6SLi Yang #define __SW_BOOT_NAND		0xec
4114aa71e6SLi Yang #define __SW_BOOT_PCIE		0x6c
4213d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
4314aa71e6SLi Yang #endif
4414aa71e6SLi Yang 
4545fdb627SHaijun.Zhang /*
4645fdb627SHaijun.Zhang  * P1020RDB-PD board has user selectable switches for evaluating different
4745fdb627SHaijun.Zhang  * frequency and boot options for the P1020 device. The table that
4845fdb627SHaijun.Zhang  * follow describe the available options. The front six binary number was in
4945fdb627SHaijun.Zhang  * accordance with SW3[1:6].
5045fdb627SHaijun.Zhang  * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off
5145fdb627SHaijun.Zhang  * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off
5245fdb627SHaijun.Zhang  * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off
5345fdb627SHaijun.Zhang  * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off
5445fdb627SHaijun.Zhang  * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off
5545fdb627SHaijun.Zhang  * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off
5645fdb627SHaijun.Zhang  * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off
5745fdb627SHaijun.Zhang  */
58f404b66cSYork Sun #if defined(CONFIG_TARGET_P1020RDB_PD)
5945fdb627SHaijun.Zhang #define CONFIG_BOARDNAME "P1020RDB-PD"
6045fdb627SHaijun.Zhang #define CONFIG_NAND_FSL_ELBC
6145fdb627SHaijun.Zhang #define CONFIG_VSC7385_ENET
6245fdb627SHaijun.Zhang #define CONFIG_SLIC
6345fdb627SHaijun.Zhang #define __SW_BOOT_MASK		0x03
6445fdb627SHaijun.Zhang #define __SW_BOOT_NOR		0x64
6545fdb627SHaijun.Zhang #define __SW_BOOT_SPI		0x34
6645fdb627SHaijun.Zhang #define __SW_BOOT_SD		0x24
6745fdb627SHaijun.Zhang #define __SW_BOOT_NAND		0x44
6845fdb627SHaijun.Zhang #define __SW_BOOT_PCIE		0x74
6945fdb627SHaijun.Zhang #define CONFIG_SYS_L2_SIZE	(256 << 10)
7094b383e7SYangbo Lu /*
7194b383e7SYangbo Lu  * Dynamic MTD Partition support with mtdparts
7294b383e7SYangbo Lu  */
7394b383e7SYangbo Lu #define CONFIG_MTD_DEVICE
7494b383e7SYangbo Lu #define CONFIG_MTD_PARTITIONS
7594b383e7SYangbo Lu #define CONFIG_CMD_MTDPARTS
7694b383e7SYangbo Lu #define CONFIG_FLASH_CFI_MTD
7794b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=ec000000.nor"
7894b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=ec000000.nor:128k(dtb),6016k(kernel)," \
7994b383e7SYangbo Lu 			"57088k(fs),1m(vsc7385-firmware),1280k(u-boot)"
8045fdb627SHaijun.Zhang #endif
8145fdb627SHaijun.Zhang 
82da439db3SYork Sun #if defined(CONFIG_TARGET_P1021RDB)
83e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1021RDB-PC"
8414aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
8514aa71e6SLi Yang #define CONFIG_QE
8614aa71e6SLi Yang #define CONFIG_VSC7385_ENET
8714aa71e6SLi Yang #define CONFIG_SYS_LBC_LBCR	0x00080000	/* Implement conversion of
8814aa71e6SLi Yang 						addresses in the LBC */
8914aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
9014aa71e6SLi Yang #define __SW_BOOT_NOR		0x5c
9114aa71e6SLi Yang #define __SW_BOOT_SPI		0x1c
9214aa71e6SLi Yang #define __SW_BOOT_SD		0x9c
9314aa71e6SLi Yang #define __SW_BOOT_NAND		0xec
9414aa71e6SLi Yang #define __SW_BOOT_PCIE		0x6c
9513d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
9694b383e7SYangbo Lu /*
9794b383e7SYangbo Lu  * Dynamic MTD Partition support with mtdparts
9894b383e7SYangbo Lu  */
9994b383e7SYangbo Lu #define CONFIG_MTD_DEVICE
10094b383e7SYangbo Lu #define CONFIG_MTD_PARTITIONS
10194b383e7SYangbo Lu #define CONFIG_CMD_MTDPARTS
10294b383e7SYangbo Lu #define CONFIG_FLASH_CFI_MTD
10394b383e7SYangbo Lu #ifdef CONFIG_PHYS_64BIT
10494b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=fef000000.nor"
10594b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=fef000000.nor:256k(vsc7385-firmware)," \
10694b383e7SYangbo Lu 			"256k(dtb),4608k(kernel),9728k(fs)," \
10794b383e7SYangbo Lu 			"256k(qe-ucode-firmware),1280k(u-boot)"
10894b383e7SYangbo Lu #else
10994b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=ef000000.nor"
11094b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=ef000000.nor:256k(vsc7385-firmware)," \
11194b383e7SYangbo Lu 			"256k(dtb),4608k(kernel),9728k(fs)," \
11294b383e7SYangbo Lu 			"256k(qe-ucode-firmware),1280k(u-boot)"
11394b383e7SYangbo Lu #endif
11414aa71e6SLi Yang #endif
11514aa71e6SLi Yang 
1164eedabfeSYork Sun #if defined(CONFIG_TARGET_P1024RDB)
11714aa71e6SLi Yang #define CONFIG_BOARDNAME "P1024RDB"
11814aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
11914aa71e6SLi Yang #define CONFIG_SLIC
12014aa71e6SLi Yang #define __SW_BOOT_MASK		0xf3
12114aa71e6SLi Yang #define __SW_BOOT_NOR		0x00
12214aa71e6SLi Yang #define __SW_BOOT_SPI		0x08
12314aa71e6SLi Yang #define __SW_BOOT_SD		0x04
12414aa71e6SLi Yang #define __SW_BOOT_NAND		0x0c
12513d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
12614aa71e6SLi Yang #endif
12714aa71e6SLi Yang 
128b0c98b4bSYork Sun #if defined(CONFIG_TARGET_P1025RDB)
12914aa71e6SLi Yang #define CONFIG_BOARDNAME "P1025RDB"
13014aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
13114aa71e6SLi Yang #define CONFIG_QE
13214aa71e6SLi Yang #define CONFIG_SLIC
13314aa71e6SLi Yang 
13414aa71e6SLi Yang #define CONFIG_SYS_LBC_LBCR	0x00080000	/* Implement conversion of
13514aa71e6SLi Yang 						addresses in the LBC */
13614aa71e6SLi Yang #define __SW_BOOT_MASK		0xf3
13714aa71e6SLi Yang #define __SW_BOOT_NOR		0x00
13814aa71e6SLi Yang #define __SW_BOOT_SPI		0x08
13914aa71e6SLi Yang #define __SW_BOOT_SD		0x04
14014aa71e6SLi Yang #define __SW_BOOT_NAND		0x0c
14113d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
14214aa71e6SLi Yang #endif
14314aa71e6SLi Yang 
1448435aa77SYork Sun #if defined(CONFIG_TARGET_P2020RDB)
1458435aa77SYork Sun #define CONFIG_BOARDNAME "P2020RDB-PC"
14614aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
14714aa71e6SLi Yang #define CONFIG_VSC7385_ENET
14814aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
14914aa71e6SLi Yang #define __SW_BOOT_NOR		0xc8
15014aa71e6SLi Yang #define __SW_BOOT_SPI		0x28
15114aa71e6SLi Yang #define __SW_BOOT_SD		0x68 /* or 0x18 */
15214aa71e6SLi Yang #define __SW_BOOT_NAND		0xe8
15314aa71e6SLi Yang #define __SW_BOOT_PCIE		0xa8
15413d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(512 << 10)
15594b383e7SYangbo Lu /*
15694b383e7SYangbo Lu  * Dynamic MTD Partition support with mtdparts
15794b383e7SYangbo Lu  */
15894b383e7SYangbo Lu #define CONFIG_MTD_DEVICE
15994b383e7SYangbo Lu #define CONFIG_MTD_PARTITIONS
16094b383e7SYangbo Lu #define CONFIG_CMD_MTDPARTS
16194b383e7SYangbo Lu #define CONFIG_FLASH_CFI_MTD
16294b383e7SYangbo Lu #ifdef CONFIG_PHYS_64BIT
16394b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=fef000000.nor"
16494b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=fef000000.nor:256k(vsc7385-firmware)," \
16594b383e7SYangbo Lu 			"256k(dtb),4608k(kernel),9984k(fs),1280k(u-boot)"
16694b383e7SYangbo Lu #else
16794b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=ef000000.nor"
16894b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=ef000000.nor:256k(vsc7385-firmware)," \
16994b383e7SYangbo Lu 			"256k(dtb),4608k(kernel),9984k(fs),1280k(u-boot)"
17094b383e7SYangbo Lu #endif
17113d1143fSScott Wood #endif
17213d1143fSScott Wood 
17314aa71e6SLi Yang #ifdef CONFIG_SDCARD
1743e6e6983SYing Zhang #define CONFIG_SPL_MMC_MINIMAL
1753e6e6983SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
1763e6e6983SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
1773e6e6983SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
1783e6e6983SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
179ee4d6511SYing Zhang #define CONFIG_SPL_PAD_TO		0x20000
180ee4d6511SYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 * 1024)
181e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
1823e6e6983SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_DST	(0x11000000)
1833e6e6983SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_START	(0x11000000)
184ee4d6511SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_OFFS	(128 << 10)
1853e6e6983SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
1863e6e6983SYing Zhang #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
1873e6e6983SYing Zhang #define CONFIG_SPL_MMC_BOOT
1883e6e6983SYing Zhang #ifdef CONFIG_SPL_BUILD
1893e6e6983SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
1903e6e6983SYing Zhang #endif
19114aa71e6SLi Yang #endif
19214aa71e6SLi Yang 
19314aa71e6SLi Yang #ifdef CONFIG_SPIFLASH
194d34e5624SYing Zhang #define CONFIG_SPL_SPI_FLASH_MINIMAL
195d34e5624SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
196d34e5624SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
197d34e5624SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
198d34e5624SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
199ee4d6511SYing Zhang #define CONFIG_SPL_PAD_TO		0x20000
200ee4d6511SYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 * 1024)
201e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
202d34e5624SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x11000000)
203d34e5624SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x11000000)
204ee4d6511SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(128 << 10)
205d34e5624SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
206d34e5624SYing Zhang #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
207d34e5624SYing Zhang #define CONFIG_SPL_SPI_BOOT
208d34e5624SYing Zhang #ifdef CONFIG_SPL_BUILD
209d34e5624SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
210d34e5624SYing Zhang #endif
21114aa71e6SLi Yang #endif
21214aa71e6SLi Yang 
213a796e72cSScott Wood #ifdef CONFIG_NAND
21462c6ef33SYing Zhang #ifdef CONFIG_TPL_BUILD
21562c6ef33SYing Zhang #define CONFIG_SPL_NAND_BOOT
21662c6ef33SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
21762c6ef33SYing Zhang #define CONFIG_SPL_NAND_INIT
21862c6ef33SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
21962c6ef33SYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 << 10)
22062c6ef33SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
22162c6ef33SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
222e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	(832 << 10)
22362c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST	(0x11000000)
22462c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START	(0x11000000)
22562c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS	((128 + 128) << 10)
22662c6ef33SYing Zhang #elif defined(CONFIG_SPL_BUILD)
227a796e72cSScott Wood #define CONFIG_SPL_INIT_MINIMAL
228a796e72cSScott Wood #define CONFIG_SPL_FLUSH_IMAGE
229a796e72cSScott Wood #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
23062c6ef33SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xff800000
2316113d3f2SBenoît Thébaudeau #define CONFIG_SPL_MAX_SIZE		4096
23262c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_SIZE	(128 << 10)
23362c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST	0xf8f80000
23462c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START	0xf8f80000
23562c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS	(128 << 10)
23662c6ef33SYing Zhang #endif /* not CONFIG_TPL_BUILD */
23713d1143fSScott Wood 
23862c6ef33SYing Zhang #define CONFIG_SPL_PAD_TO		0x20000
23962c6ef33SYing Zhang #define CONFIG_TPL_PAD_TO		0x20000
24062c6ef33SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
24162c6ef33SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
242a796e72cSScott Wood #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
24314aa71e6SLi Yang #endif
24414aa71e6SLi Yang 
24514aa71e6SLi Yang #ifndef CONFIG_SYS_TEXT_BASE
246e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE		0xeff40000
24714aa71e6SLi Yang #endif
24814aa71e6SLi Yang 
24914aa71e6SLi Yang #ifndef CONFIG_RESET_VECTOR_ADDRESS
25014aa71e6SLi Yang #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
25114aa71e6SLi Yang #endif
25214aa71e6SLi Yang 
25314aa71e6SLi Yang #ifndef CONFIG_SYS_MONITOR_BASE
254a796e72cSScott Wood #ifdef CONFIG_SPL_BUILD
255a796e72cSScott Wood #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
256a796e72cSScott Wood #else
25714aa71e6SLi Yang #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
25814aa71e6SLi Yang #endif
259a796e72cSScott Wood #endif
26014aa71e6SLi Yang 
26114aa71e6SLi Yang #define CONFIG_MP
26214aa71e6SLi Yang 
263b38eaec5SRobert P. J. Day #define CONFIG_PCIE1	/* PCIE controller 1 (slot 1) */
264b38eaec5SRobert P. J. Day #define CONFIG_PCIE2	/* PCIE controller 2 (slot 2) */
26514aa71e6SLi Yang #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
266842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE	/* indirect PCI bridge support */
26714aa71e6SLi Yang #define CONFIG_FSL_PCIE_RESET	/* need PCIe reset errata */
26814aa71e6SLi Yang #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
26914aa71e6SLi Yang 
27014aa71e6SLi Yang #define CONFIG_TSEC_ENET	/* tsec ethernet support */
27114aa71e6SLi Yang #define CONFIG_ENV_OVERWRITE
27214aa71e6SLi Yang 
27314aa71e6SLi Yang #define CONFIG_CMD_SATA
274befb7d9fSJerry Huang #define CONFIG_SATA_SIL
27514aa71e6SLi Yang #define CONFIG_SYS_SATA_MAX_DEVICE	2
27614aa71e6SLi Yang #define CONFIG_LIBATA
27714aa71e6SLi Yang #define CONFIG_LBA48
27814aa71e6SLi Yang 
2798435aa77SYork Sun #if defined(CONFIG_TARGET_P2020RDB)
28014aa71e6SLi Yang #define CONFIG_SYS_CLK_FREQ	100000000
28114aa71e6SLi Yang #else
28214aa71e6SLi Yang #define CONFIG_SYS_CLK_FREQ	66666666
28314aa71e6SLi Yang #endif
28414aa71e6SLi Yang #define CONFIG_DDR_CLK_FREQ	66666666
28514aa71e6SLi Yang 
28614aa71e6SLi Yang #define CONFIG_HWCONFIG
28714aa71e6SLi Yang /*
28814aa71e6SLi Yang  * These can be toggled for performance analysis, otherwise use default.
28914aa71e6SLi Yang  */
29014aa71e6SLi Yang #define CONFIG_L2_CACHE
29114aa71e6SLi Yang #define CONFIG_BTB
29214aa71e6SLi Yang 
29314aa71e6SLi Yang #define CONFIG_ENABLE_36BIT_PHYS
29414aa71e6SLi Yang 
29514aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
29614aa71e6SLi Yang #define CONFIG_ADDR_MAP			1
29714aa71e6SLi Yang #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
29814aa71e6SLi Yang #endif
29914aa71e6SLi Yang 
30014aa71e6SLi Yang #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
30114aa71e6SLi Yang #define CONFIG_SYS_MEMTEST_END		0x1fffffff
30214aa71e6SLi Yang #define CONFIG_PANIC_HANG	/* do not reset board on panic */
30314aa71e6SLi Yang 
30414aa71e6SLi Yang #define CONFIG_SYS_CCSRBAR		0xffe00000
30514aa71e6SLi Yang #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
30614aa71e6SLi Yang 
30714aa71e6SLi Yang /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
30814aa71e6SLi Yang        SPL code*/
309a796e72cSScott Wood #ifdef CONFIG_SPL_BUILD
31014aa71e6SLi Yang #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
31114aa71e6SLi Yang #endif
31214aa71e6SLi Yang 
31314aa71e6SLi Yang /* DDR Setup */
3141ba62f10SYork Sun #define CONFIG_SYS_DDR_RAW_TIMING
31514aa71e6SLi Yang #define CONFIG_DDR_SPD
31614aa71e6SLi Yang #define CONFIG_SYS_SPD_BUS_NUM 1
31714aa71e6SLi Yang #define SPD_EEPROM_ADDRESS 0x52
3186f5e1dc5SYork Sun #undef CONFIG_FSL_DDR_INTERACTIVE
31914aa71e6SLi Yang 
320f404b66cSYork Sun #if (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
32114aa71e6SLi Yang #define CONFIG_SYS_SDRAM_SIZE_LAW	LAW_SIZE_2G
32214aa71e6SLi Yang #define CONFIG_CHIP_SELECTS_PER_CTRL	2
32314aa71e6SLi Yang #else
32414aa71e6SLi Yang #define CONFIG_SYS_SDRAM_SIZE_LAW	LAW_SIZE_1G
32514aa71e6SLi Yang #define CONFIG_CHIP_SELECTS_PER_CTRL	1
32614aa71e6SLi Yang #endif
32714aa71e6SLi Yang #define CONFIG_SYS_SDRAM_SIZE		(1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
32814aa71e6SLi Yang #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
32914aa71e6SLi Yang #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
33014aa71e6SLi Yang 
33114aa71e6SLi Yang #define CONFIG_DIMM_SLOTS_PER_CTLR	1
33214aa71e6SLi Yang 
33314aa71e6SLi Yang /* Default settings for DDR3 */
3348435aa77SYork Sun #ifndef CONFIG_TARGET_P2020RDB
33514aa71e6SLi Yang #define CONFIG_SYS_DDR_CS0_BNDS		0x0000003f
33614aa71e6SLi Yang #define CONFIG_SYS_DDR_CS0_CONFIG	0x80014302
33714aa71e6SLi Yang #define CONFIG_SYS_DDR_CS0_CONFIG_2	0x00000000
33814aa71e6SLi Yang #define CONFIG_SYS_DDR_CS1_BNDS		0x0040007f
33914aa71e6SLi Yang #define CONFIG_SYS_DDR_CS1_CONFIG	0x80014302
34014aa71e6SLi Yang #define CONFIG_SYS_DDR_CS1_CONFIG_2	0x00000000
34114aa71e6SLi Yang 
34214aa71e6SLi Yang #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
34314aa71e6SLi Yang #define CONFIG_SYS_DDR_INIT_ADDR	0x00000000
34414aa71e6SLi Yang #define CONFIG_SYS_DDR_INIT_EXT_ADDR	0x00000000
34514aa71e6SLi Yang #define CONFIG_SYS_DDR_MODE_CONTROL	0x00000000
34614aa71e6SLi Yang 
34714aa71e6SLi Yang #define CONFIG_SYS_DDR_ZQ_CONTROL	0x89080600
34814aa71e6SLi Yang #define CONFIG_SYS_DDR_WRLVL_CONTROL	0x8655A608
34914aa71e6SLi Yang #define CONFIG_SYS_DDR_SR_CNTR		0x00000000
35014aa71e6SLi Yang #define CONFIG_SYS_DDR_RCW_1		0x00000000
35114aa71e6SLi Yang #define CONFIG_SYS_DDR_RCW_2		0x00000000
35214aa71e6SLi Yang #define CONFIG_SYS_DDR_CONTROL		0xC70C0000	/* Type = DDR3	*/
35314aa71e6SLi Yang #define CONFIG_SYS_DDR_CONTROL_2	0x04401050
35414aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_4		0x00220001
35514aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_5		0x03402400
35614aa71e6SLi Yang 
35714aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_3		0x00020000
35814aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_0		0x00330004
35914aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_1		0x6f6B4846
36014aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_2		0x0FA8C8CF
36114aa71e6SLi Yang #define CONFIG_SYS_DDR_CLK_CTRL		0x03000000
36214aa71e6SLi Yang #define CONFIG_SYS_DDR_MODE_1		0x40461520
36314aa71e6SLi Yang #define CONFIG_SYS_DDR_MODE_2		0x8000c000
36414aa71e6SLi Yang #define CONFIG_SYS_DDR_INTERVAL		0x0C300000
36514aa71e6SLi Yang #endif
36614aa71e6SLi Yang 
36714aa71e6SLi Yang #undef CONFIG_CLOCKS_IN_MHZ
36814aa71e6SLi Yang 
36914aa71e6SLi Yang /*
37014aa71e6SLi Yang  * Memory map
37114aa71e6SLi Yang  *
37214aa71e6SLi Yang  * 0x0000_0000 0x7fff_ffff	DDR		Up to 2GB cacheable
37314aa71e6SLi Yang  * 0x8000_0000 0xdfff_ffff	PCI Express Mem	1.5G non-cacheable(PCIe * 3)
374d674bccfSScott Wood  * 0xec00_0000 0xefff_ffff	NOR flash	Up to 64M non-cacheable	CS0/1
37513d1143fSScott Wood  * 0xf8f8_0000 0xf8ff_ffff	L2 SRAM		Up to 512K cacheable
37613d1143fSScott Wood  *   (early boot only)
377d674bccfSScott Wood  * 0xff80_0000 0xff80_7fff	NAND flash	32K non-cacheable	CS1/0
378d674bccfSScott Wood  * 0xff98_0000 0xff98_ffff	PMC		64K non-cacheable	CS2
379d674bccfSScott Wood  * 0xffa0_0000 0xffaf_ffff	CPLD		1M non-cacheable	CS3
380d674bccfSScott Wood  * 0xffb0_0000 0xffbf_ffff	VSC7385 switch  1M non-cacheable	CS2
38114aa71e6SLi Yang  * 0xffc0_0000 0xffc3_ffff	PCI IO range	256k non-cacheable
382d674bccfSScott Wood  * 0xffd0_0000 0xffd0_3fff	L1 for stack	16K cacheable
38314aa71e6SLi Yang  * 0xffe0_0000 0xffef_ffff	CCSR		1M non-cacheable
38414aa71e6SLi Yang  */
38514aa71e6SLi Yang 
38614aa71e6SLi Yang /*
38714aa71e6SLi Yang  * Local Bus Definitions
38814aa71e6SLi Yang  */
389f404b66cSYork Sun #if (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
39014aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_SECT	512	/* 64M */
39114aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE		0xec000000
392e9bc8a8fSYork Sun #elif defined(CONFIG_TARGET_P1020UTM)
39314aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_SECT	256	/* 32M */
39414aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE		0xee000000
39514aa71e6SLi Yang #else
39614aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_SECT	128	/* 16M */
39714aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE		0xef000000
39814aa71e6SLi Yang #endif
39914aa71e6SLi Yang 
40014aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
40114aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
40214aa71e6SLi Yang #else
40314aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
40414aa71e6SLi Yang #endif
40514aa71e6SLi Yang 
4067ee41107STimur Tabi #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
40714aa71e6SLi Yang 	| BR_PS_16 | BR_V)
40814aa71e6SLi Yang 
40914aa71e6SLi Yang #define CONFIG_FLASH_OR_PRELIM	0xfc000ff7
41014aa71e6SLi Yang 
41114aa71e6SLi Yang #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
41214aa71e6SLi Yang #define CONFIG_SYS_FLASH_QUIET_TEST
41314aa71e6SLi Yang #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
41414aa71e6SLi Yang 
41514aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
41614aa71e6SLi Yang 
41714aa71e6SLi Yang #undef CONFIG_SYS_FLASH_CHECKSUM
41814aa71e6SLi Yang #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
41914aa71e6SLi Yang #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
42014aa71e6SLi Yang 
42114aa71e6SLi Yang #define CONFIG_FLASH_CFI_DRIVER
42214aa71e6SLi Yang #define CONFIG_SYS_FLASH_CFI
42314aa71e6SLi Yang #define CONFIG_SYS_FLASH_EMPTY_INFO
42414aa71e6SLi Yang #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
42514aa71e6SLi Yang 
42614aa71e6SLi Yang /* Nand Flash */
42714aa71e6SLi Yang #ifdef CONFIG_NAND_FSL_ELBC
42814aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE		0xff800000
42914aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
43014aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE_PHYS	0xfff800000ull
43114aa71e6SLi Yang #else
43214aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
43314aa71e6SLi Yang #endif
43414aa71e6SLi Yang 
43514aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
43614aa71e6SLi Yang #define CONFIG_SYS_MAX_NAND_DEVICE	1
43714aa71e6SLi Yang #define CONFIG_CMD_NAND
438f404b66cSYork Sun #if defined(CONFIG_TARGET_P1020RDB_PD)
43945fdb627SHaijun.Zhang #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
44045fdb627SHaijun.Zhang #else
44114aa71e6SLi Yang #define CONFIG_SYS_NAND_BLOCK_SIZE	(16 * 1024)
44245fdb627SHaijun.Zhang #endif
44314aa71e6SLi Yang 
4447ee41107STimur Tabi #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
44514aa71e6SLi Yang 	| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
44614aa71e6SLi Yang 	| BR_PS_8	/* Port Size = 8 bit */ \
44714aa71e6SLi Yang 	| BR_MS_FCM	/* MSEL = FCM */ \
44814aa71e6SLi Yang 	| BR_V)	/* valid */
449f404b66cSYork Sun #if defined(CONFIG_TARGET_P1020RDB_PD)
45045fdb627SHaijun.Zhang #define CONFIG_SYS_NAND_OR_PRELIM	(OR_AM_32KB \
45145fdb627SHaijun.Zhang 	| OR_FCM_PGS	/* Large Page*/ \
45245fdb627SHaijun.Zhang 	| OR_FCM_CSCT \
45345fdb627SHaijun.Zhang 	| OR_FCM_CST \
45445fdb627SHaijun.Zhang 	| OR_FCM_CHT \
45545fdb627SHaijun.Zhang 	| OR_FCM_SCY_1 \
45645fdb627SHaijun.Zhang 	| OR_FCM_TRLX \
45745fdb627SHaijun.Zhang 	| OR_FCM_EHTR)
45845fdb627SHaijun.Zhang #else
45914aa71e6SLi Yang #define CONFIG_SYS_NAND_OR_PRELIM	(OR_AM_32KB	/* small page */ \
46014aa71e6SLi Yang 	| OR_FCM_CSCT \
46114aa71e6SLi Yang 	| OR_FCM_CST \
46214aa71e6SLi Yang 	| OR_FCM_CHT \
46314aa71e6SLi Yang 	| OR_FCM_SCY_1 \
46414aa71e6SLi Yang 	| OR_FCM_TRLX \
46514aa71e6SLi Yang 	| OR_FCM_EHTR)
46645fdb627SHaijun.Zhang #endif
46714aa71e6SLi Yang #endif /* CONFIG_NAND_FSL_ELBC */
46814aa71e6SLi Yang 
46914aa71e6SLi Yang #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
47014aa71e6SLi Yang 
47114aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_LOCK
47214aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000 /* stack in RAM */
47314aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
47414aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
47514aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
47614aa71e6SLi Yang /* The assembler doesn't like typecast */
47714aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
47814aa71e6SLi Yang 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
47914aa71e6SLi Yang 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
48014aa71e6SLi Yang #else
48114aa71e6SLi Yang /* Initial L1 address */
48214aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR
48314aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
48414aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
48514aa71e6SLi Yang #endif
48614aa71e6SLi Yang /* Size of used area in RAM */
48714aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
48814aa71e6SLi Yang 
48914aa71e6SLi Yang #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
49014aa71e6SLi Yang 					GENERATED_GBL_DATA_SIZE)
49114aa71e6SLi Yang #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
49214aa71e6SLi Yang 
4939307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN	(768 * 1024)
49414aa71e6SLi Yang #define CONFIG_SYS_MALLOC_LEN	(1024 * 1024)/* Reserved for malloc */
49514aa71e6SLi Yang 
49614aa71e6SLi Yang #define CONFIG_SYS_CPLD_BASE	0xffa00000
49714aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
49814aa71e6SLi Yang #define CONFIG_SYS_CPLD_BASE_PHYS	0xfffa00000ull
49914aa71e6SLi Yang #else
50014aa71e6SLi Yang #define CONFIG_SYS_CPLD_BASE_PHYS	CONFIG_SYS_CPLD_BASE
50114aa71e6SLi Yang #endif
50214aa71e6SLi Yang /* CPLD config size: 1Mb */
50314aa71e6SLi Yang #define CONFIG_CPLD_BR_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) | \
50414aa71e6SLi Yang 					BR_PS_8 | BR_V)
50514aa71e6SLi Yang #define CONFIG_CPLD_OR_PRELIM	(0xfff009f7)
50614aa71e6SLi Yang 
50714aa71e6SLi Yang #define CONFIG_SYS_PMC_BASE	0xff980000
50814aa71e6SLi Yang #define CONFIG_SYS_PMC_BASE_PHYS	CONFIG_SYS_PMC_BASE
50914aa71e6SLi Yang #define CONFIG_PMC_BR_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
51014aa71e6SLi Yang 					BR_PS_8 | BR_V)
51114aa71e6SLi Yang #define CONFIG_PMC_OR_PRELIM	(OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
51214aa71e6SLi Yang 				 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
51314aa71e6SLi Yang 				 OR_GPCM_EAD)
51414aa71e6SLi Yang 
515a796e72cSScott Wood #ifdef CONFIG_NAND
51614aa71e6SLi Yang #define CONFIG_SYS_BR0_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
51714aa71e6SLi Yang #define CONFIG_SYS_OR0_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
51814aa71e6SLi Yang #define CONFIG_SYS_BR1_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
51914aa71e6SLi Yang #define CONFIG_SYS_OR1_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
52014aa71e6SLi Yang #else
52114aa71e6SLi Yang #define CONFIG_SYS_BR0_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
52214aa71e6SLi Yang #define CONFIG_SYS_OR0_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
52314aa71e6SLi Yang #ifdef CONFIG_NAND_FSL_ELBC
52414aa71e6SLi Yang #define CONFIG_SYS_BR1_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
52514aa71e6SLi Yang #define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
52614aa71e6SLi Yang #endif
52714aa71e6SLi Yang #endif
52814aa71e6SLi Yang #define CONFIG_SYS_BR3_PRELIM	CONFIG_CPLD_BR_PRELIM	/* CPLD Base Address */
52914aa71e6SLi Yang #define CONFIG_SYS_OR3_PRELIM	CONFIG_CPLD_OR_PRELIM	/* CPLD Options */
53014aa71e6SLi Yang 
53114aa71e6SLi Yang /* Vsc7385 switch */
53214aa71e6SLi Yang #ifdef CONFIG_VSC7385_ENET
53314aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BASE		0xffb00000
53414aa71e6SLi Yang 
53514aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
53614aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BASE_PHYS	0xfffb00000ull
53714aa71e6SLi Yang #else
53814aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BASE_PHYS	CONFIG_SYS_VSC7385_BASE
53914aa71e6SLi Yang #endif
54014aa71e6SLi Yang 
54114aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BR_PRELIM	\
54214aa71e6SLi Yang 	(BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V)
54314aa71e6SLi Yang #define CONFIG_SYS_VSC7385_OR_PRELIM	(OR_AM_128KB | OR_GPCM_CSNT | \
54414aa71e6SLi Yang 			OR_GPCM_XACS |  OR_GPCM_SCY_15 | OR_GPCM_SETA | \
54514aa71e6SLi Yang 			OR_GPCM_TRLX |  OR_GPCM_EHTR | OR_GPCM_EAD)
54614aa71e6SLi Yang 
54714aa71e6SLi Yang #define CONFIG_SYS_BR2_PRELIM	CONFIG_SYS_VSC7385_BR_PRELIM
54814aa71e6SLi Yang #define CONFIG_SYS_OR2_PRELIM	CONFIG_SYS_VSC7385_OR_PRELIM
54914aa71e6SLi Yang 
55014aa71e6SLi Yang /* The size of the VSC7385 firmware image */
55114aa71e6SLi Yang #define CONFIG_VSC7385_IMAGE_SIZE	8192
55214aa71e6SLi Yang #endif
55314aa71e6SLi Yang 
5543e6e6983SYing Zhang /*
5553e6e6983SYing Zhang  * Config the L2 Cache as L2 SRAM
5563e6e6983SYing Zhang */
5573e6e6983SYing Zhang #if defined(CONFIG_SPL_BUILD)
558d34e5624SYing Zhang #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
5593e6e6983SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
5603e6e6983SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
5613e6e6983SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
5623e6e6983SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
5633e6e6983SYing Zhang #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
5645a89fa92SYing Zhang #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
5655a89fa92SYing Zhang #define CONFIG_SPL_RELOC_STACK_SIZE	(32 << 10)
5665a89fa92SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
5678435aa77SYork Sun #if defined(CONFIG_TARGET_P2020RDB)
5685a89fa92SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(364 << 10)
5695a89fa92SYing Zhang #else
5705a89fa92SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(108 << 10)
5715a89fa92SYing Zhang #endif
57262c6ef33SYing Zhang #elif defined(CONFIG_NAND)
57362c6ef33SYing Zhang #ifdef CONFIG_TPL_BUILD
57462c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
57562c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
57662c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
57762c6ef33SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
57862c6ef33SYing Zhang #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
57962c6ef33SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
58062c6ef33SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(48 << 10)
58162c6ef33SYing Zhang #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
58262c6ef33SYing Zhang #else
58362c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
58462c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
58562c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
58662c6ef33SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	(CONFIG_SYS_INIT_L2_END - 0x2000)
58762c6ef33SYing Zhang #define CONFIG_SPL_RELOC_STACK		((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
58862c6ef33SYing Zhang #endif /* CONFIG_TPL_BUILD */
5893e6e6983SYing Zhang #endif
5903e6e6983SYing Zhang #endif
5913e6e6983SYing Zhang 
59214aa71e6SLi Yang /* Serial Port - controlled on board with jumper J8
59314aa71e6SLi Yang  * open - index 2
59414aa71e6SLi Yang  * shorted - index 1
59514aa71e6SLi Yang  */
59614aa71e6SLi Yang #define CONFIG_CONS_INDEX		1
59714aa71e6SLi Yang #undef CONFIG_SERIAL_SOFTWARE_FIFO
59814aa71e6SLi Yang #define CONFIG_SYS_NS16550_SERIAL
59914aa71e6SLi Yang #define CONFIG_SYS_NS16550_REG_SIZE	1
60014aa71e6SLi Yang #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
6013e6e6983SYing Zhang #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
60214aa71e6SLi Yang #define CONFIG_NS16550_MIN_FUNCTIONS
60314aa71e6SLi Yang #endif
60414aa71e6SLi Yang 
60514aa71e6SLi Yang #define CONFIG_SYS_BAUDRATE_TABLE	\
60614aa71e6SLi Yang 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
60714aa71e6SLi Yang 
60814aa71e6SLi Yang #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
60914aa71e6SLi Yang #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
61014aa71e6SLi Yang 
61114aa71e6SLi Yang /* I2C */
61200f792e0SHeiko Schocher #define CONFIG_SYS_I2C
61300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
61400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
61500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
61600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
61700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
61800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
61900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
62000f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x29} }
62114aa71e6SLi Yang #define CONFIG_SYS_I2C_EEPROM_ADDR	0x52
62214aa71e6SLi Yang #define CONFIG_SYS_SPD_BUS_NUM		1 /* For rom_loc and flash bank */
62314aa71e6SLi Yang 
62414aa71e6SLi Yang /*
62514aa71e6SLi Yang  * I2C2 EEPROM
62614aa71e6SLi Yang  */
62714aa71e6SLi Yang #undef CONFIG_ID_EEPROM
62814aa71e6SLi Yang 
62914aa71e6SLi Yang #define CONFIG_RTC_PT7C4338
63014aa71e6SLi Yang #define CONFIG_SYS_I2C_RTC_ADDR		0x68
63114aa71e6SLi Yang #define CONFIG_SYS_I2C_PCA9557_ADDR	0x18
63214aa71e6SLi Yang 
63314aa71e6SLi Yang /* enable read and write access to EEPROM */
63414aa71e6SLi Yang #define CONFIG_CMD_EEPROM
63514aa71e6SLi Yang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
63614aa71e6SLi Yang #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
63714aa71e6SLi Yang #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
63814aa71e6SLi Yang 
63914aa71e6SLi Yang /*
64014aa71e6SLi Yang  * eSPI - Enhanced SPI
64114aa71e6SLi Yang  */
64214aa71e6SLi Yang #define CONFIG_HARD_SPI
64314aa71e6SLi Yang 
64414aa71e6SLi Yang #if defined(CONFIG_SPI_FLASH)
64514aa71e6SLi Yang #define CONFIG_SF_DEFAULT_SPEED	10000000
64614aa71e6SLi Yang #define CONFIG_SF_DEFAULT_MODE	0
64714aa71e6SLi Yang #endif
64814aa71e6SLi Yang 
64914aa71e6SLi Yang #if defined(CONFIG_PCI)
65014aa71e6SLi Yang /*
65114aa71e6SLi Yang  * General PCI
65214aa71e6SLi Yang  * Memory space is mapped 1-1, but I/O space must start from 0.
65314aa71e6SLi Yang  */
65414aa71e6SLi Yang 
65514aa71e6SLi Yang /* controller 2, direct to uli, tgtid 2, Base address 9000 */
65614aa71e6SLi Yang #define CONFIG_SYS_PCIE2_NAME		"PCIe SLOT"
65714aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
65814aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
65914aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_BUS	0xc0000000
66014aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
66114aa71e6SLi Yang #else
66214aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
66314aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
66414aa71e6SLi Yang #endif
66514aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
66614aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
66714aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
66814aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
66914aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc10000ull
67014aa71e6SLi Yang #else
67114aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
67214aa71e6SLi Yang #endif
67314aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
67414aa71e6SLi Yang 
67514aa71e6SLi Yang /* controller 1, Slot 2, tgtid 1, Base address a000 */
67614aa71e6SLi Yang #define CONFIG_SYS_PCIE1_NAME		"mini PCIe SLOT"
67714aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
67814aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
67914aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
68014aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
68114aa71e6SLi Yang #else
68214aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
68314aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
68414aa71e6SLi Yang #endif
68514aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
68614aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
68714aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
68814aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
68914aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc00000ull
69014aa71e6SLi Yang #else
69114aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc00000
69214aa71e6SLi Yang #endif
69314aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
69414aa71e6SLi Yang 
69514aa71e6SLi Yang #define CONFIG_CMD_PCI
69614aa71e6SLi Yang 
69714aa71e6SLi Yang #define CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
69814aa71e6SLi Yang #endif /* CONFIG_PCI */
69914aa71e6SLi Yang 
70014aa71e6SLi Yang #if defined(CONFIG_TSEC_ENET)
70114aa71e6SLi Yang #define CONFIG_MII		/* MII PHY management */
70214aa71e6SLi Yang #define CONFIG_TSEC1
70314aa71e6SLi Yang #define CONFIG_TSEC1_NAME	"eTSEC1"
70414aa71e6SLi Yang #define CONFIG_TSEC2
70514aa71e6SLi Yang #define CONFIG_TSEC2_NAME	"eTSEC2"
70614aa71e6SLi Yang #define CONFIG_TSEC3
70714aa71e6SLi Yang #define CONFIG_TSEC3_NAME	"eTSEC3"
70814aa71e6SLi Yang 
70914aa71e6SLi Yang #define TSEC1_PHY_ADDR	2
71014aa71e6SLi Yang #define TSEC2_PHY_ADDR	0
71114aa71e6SLi Yang #define TSEC3_PHY_ADDR	1
71214aa71e6SLi Yang 
71314aa71e6SLi Yang #define TSEC1_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
71414aa71e6SLi Yang #define TSEC2_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
71514aa71e6SLi Yang #define TSEC3_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
71614aa71e6SLi Yang 
71714aa71e6SLi Yang #define TSEC1_PHYIDX	0
71814aa71e6SLi Yang #define TSEC2_PHYIDX	0
71914aa71e6SLi Yang #define TSEC3_PHYIDX	0
72014aa71e6SLi Yang 
72114aa71e6SLi Yang #define CONFIG_ETHPRIME	"eTSEC1"
72214aa71e6SLi Yang 
72314aa71e6SLi Yang #define CONFIG_PHY_GIGE	1	/* Include GbE speed/duplex detection */
72414aa71e6SLi Yang 
72514aa71e6SLi Yang #define CONFIG_HAS_ETH0
72614aa71e6SLi Yang #define CONFIG_HAS_ETH1
72714aa71e6SLi Yang #define CONFIG_HAS_ETH2
72814aa71e6SLi Yang #endif /* CONFIG_TSEC_ENET */
72914aa71e6SLi Yang 
73014aa71e6SLi Yang #ifdef CONFIG_QE
73114aa71e6SLi Yang /* QE microcode/firmware address */
732f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
733dcf1d774SZhao Qiang #define CONFIG_SYS_QE_FW_ADDR	0xefec0000
734f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
73514aa71e6SLi Yang #endif /* CONFIG_QE */
73614aa71e6SLi Yang 
737b0c98b4bSYork Sun #ifdef CONFIG_TARGET_P1025RDB
73814aa71e6SLi Yang /*
73914aa71e6SLi Yang  * QE UEC ethernet configuration
74014aa71e6SLi Yang  */
74114aa71e6SLi Yang #define CONFIG_MIIM_ADDRESS	(CONFIG_SYS_CCSRBAR + 0x82120)
74214aa71e6SLi Yang 
74314aa71e6SLi Yang #undef CONFIG_UEC_ETH
74414aa71e6SLi Yang #define CONFIG_PHY_MODE_NEED_CHANGE
74514aa71e6SLi Yang 
74614aa71e6SLi Yang #define CONFIG_UEC_ETH1	/* ETH1 */
74714aa71e6SLi Yang #define CONFIG_HAS_ETH0
74814aa71e6SLi Yang 
74914aa71e6SLi Yang #ifdef CONFIG_UEC_ETH1
75014aa71e6SLi Yang #define CONFIG_SYS_UEC1_UCC_NUM	0	/* UCC1 */
75114aa71e6SLi Yang #define CONFIG_SYS_UEC1_RX_CLK	QE_CLK12 /* CLK12 for MII */
75214aa71e6SLi Yang #define CONFIG_SYS_UEC1_TX_CLK	QE_CLK9 /* CLK9 for MII */
75314aa71e6SLi Yang #define CONFIG_SYS_UEC1_ETH_TYPE	FAST_ETH
75414aa71e6SLi Yang #define CONFIG_SYS_UEC1_PHY_ADDR	0x0	/* 0x0 for MII */
75514aa71e6SLi Yang #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
75614aa71e6SLi Yang #define CONFIG_SYS_UEC1_INTERFACE_SPEED	100
75714aa71e6SLi Yang #endif /* CONFIG_UEC_ETH1 */
75814aa71e6SLi Yang 
75914aa71e6SLi Yang #define CONFIG_UEC_ETH5	/* ETH5 */
76014aa71e6SLi Yang #define CONFIG_HAS_ETH1
76114aa71e6SLi Yang 
76214aa71e6SLi Yang #ifdef CONFIG_UEC_ETH5
76314aa71e6SLi Yang #define CONFIG_SYS_UEC5_UCC_NUM	4	/* UCC5 */
76414aa71e6SLi Yang #define CONFIG_SYS_UEC5_RX_CLK	QE_CLK_NONE
76514aa71e6SLi Yang #define CONFIG_SYS_UEC5_TX_CLK	QE_CLK13 /* CLK 13 for RMII */
76614aa71e6SLi Yang #define CONFIG_SYS_UEC5_ETH_TYPE	FAST_ETH
76714aa71e6SLi Yang #define CONFIG_SYS_UEC5_PHY_ADDR	0x3	/* 0x3 for RMII */
76814aa71e6SLi Yang #define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
76914aa71e6SLi Yang #define CONFIG_SYS_UEC5_INTERFACE_SPEED	100
77014aa71e6SLi Yang #endif /* CONFIG_UEC_ETH5 */
771b0c98b4bSYork Sun #endif /* CONFIG_TARGET_P1025RDB */
77214aa71e6SLi Yang 
77314aa71e6SLi Yang /*
77414aa71e6SLi Yang  * Environment
77514aa71e6SLi Yang  */
776d34e5624SYing Zhang #ifdef CONFIG_SPIFLASH
77714aa71e6SLi Yang #define CONFIG_ENV_IS_IN_SPI_FLASH
77814aa71e6SLi Yang #define CONFIG_ENV_SPI_BUS	0
77914aa71e6SLi Yang #define CONFIG_ENV_SPI_CS	0
78014aa71e6SLi Yang #define CONFIG_ENV_SPI_MAX_HZ	10000000
78114aa71e6SLi Yang #define CONFIG_ENV_SPI_MODE	0
78214aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000	/* 8KB */
78314aa71e6SLi Yang #define CONFIG_ENV_OFFSET	0x100000	/* 1MB */
78414aa71e6SLi Yang #define CONFIG_ENV_SECT_SIZE	0x10000
7853e6e6983SYing Zhang #elif defined(CONFIG_SDCARD)
78614aa71e6SLi Yang #define CONFIG_ENV_IS_IN_MMC
7874394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION
78814aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000
78914aa71e6SLi Yang #define CONFIG_SYS_MMC_ENV_DEV	0
790a796e72cSScott Wood #elif defined(CONFIG_NAND)
79162c6ef33SYing Zhang #ifdef CONFIG_TPL_BUILD
79262c6ef33SYing Zhang #define CONFIG_ENV_SIZE		0x2000
79362c6ef33SYing Zhang #define CONFIG_ENV_ADDR		(CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
79462c6ef33SYing Zhang #else
79514aa71e6SLi Yang #define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
79662c6ef33SYing Zhang #endif
79762c6ef33SYing Zhang #define CONFIG_ENV_IS_IN_NAND
79862c6ef33SYing Zhang #define CONFIG_ENV_OFFSET	(1024 * 1024)
79914aa71e6SLi Yang #define CONFIG_ENV_RANGE	(3 * CONFIG_ENV_SIZE)
800a796e72cSScott Wood #elif defined(CONFIG_SYS_RAMBOOT)
80114aa71e6SLi Yang #define CONFIG_ENV_IS_NOWHERE	/* Store ENV in memory only */
80214aa71e6SLi Yang #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
80314aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000
80414aa71e6SLi Yang #else
80514aa71e6SLi Yang #define CONFIG_ENV_IS_IN_FLASH
80614aa71e6SLi Yang #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
80714aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000
80814aa71e6SLi Yang #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
80914aa71e6SLi Yang #endif
81014aa71e6SLi Yang 
81114aa71e6SLi Yang #define CONFIG_LOADS_ECHO		/* echo on for serial download */
81214aa71e6SLi Yang #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
81314aa71e6SLi Yang 
81414aa71e6SLi Yang /*
81514aa71e6SLi Yang  * Command line configuration.
81614aa71e6SLi Yang  */
81714aa71e6SLi Yang #define CONFIG_CMD_IRQ
81814aa71e6SLi Yang #define CONFIG_CMD_REGINFO
81914aa71e6SLi Yang 
82014aa71e6SLi Yang /*
82114aa71e6SLi Yang  * USB
82214aa71e6SLi Yang  */
82314aa71e6SLi Yang #define CONFIG_HAS_FSL_DR_USB
82414aa71e6SLi Yang 
82514aa71e6SLi Yang #if defined(CONFIG_HAS_FSL_DR_USB)
826*8850c5d5STom Rini #define CONFIG_USB_EHCI_HCD
82714aa71e6SLi Yang 
828*8850c5d5STom Rini #ifdef CONFIG_USB_EHCI_HCD
82914aa71e6SLi Yang #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
83014aa71e6SLi Yang #define CONFIG_USB_EHCI_FSL
83114aa71e6SLi Yang #endif
83214aa71e6SLi Yang #endif
83314aa71e6SLi Yang 
834f404b66cSYork Sun #if defined(CONFIG_TARGET_P1020RDB_PD)
83580ba6a6fSramneek mehresh #define CONFIG_USB_MAX_CONTROLLER_COUNT	1
83680ba6a6fSramneek mehresh #endif
83780ba6a6fSramneek mehresh 
83814aa71e6SLi Yang #ifdef CONFIG_MMC
83914aa71e6SLi Yang #define CONFIG_FSL_ESDHC
84014aa71e6SLi Yang #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
84114aa71e6SLi Yang #endif
84214aa71e6SLi Yang 
84314aa71e6SLi Yang #undef CONFIG_WATCHDOG	/* watchdog disabled */
84414aa71e6SLi Yang 
84514aa71e6SLi Yang /*
84614aa71e6SLi Yang  * Miscellaneous configurable options
84714aa71e6SLi Yang  */
84814aa71e6SLi Yang #define CONFIG_SYS_LONGHELP			/* undef to save memory */
84914aa71e6SLi Yang #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
85014aa71e6SLi Yang #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
85114aa71e6SLi Yang #if defined(CONFIG_CMD_KGDB)
85214aa71e6SLi Yang #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
85314aa71e6SLi Yang #else
85414aa71e6SLi Yang #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
85514aa71e6SLi Yang #endif
85614aa71e6SLi Yang #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
85714aa71e6SLi Yang 	/* Print Buffer Size */
85814aa71e6SLi Yang #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
85914aa71e6SLi Yang #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
86014aa71e6SLi Yang 
86114aa71e6SLi Yang /*
86214aa71e6SLi Yang  * For booting Linux, the board info and command line data
86314aa71e6SLi Yang  * have to be in the first 64 MB of memory, since this is
86414aa71e6SLi Yang  * the maximum mapped by the Linux kernel during initialization.
86514aa71e6SLi Yang  */
86614aa71e6SLi Yang #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory for Linux*/
86714aa71e6SLi Yang #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
86814aa71e6SLi Yang 
86914aa71e6SLi Yang #if defined(CONFIG_CMD_KGDB)
87014aa71e6SLi Yang #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
87114aa71e6SLi Yang #endif
87214aa71e6SLi Yang 
87314aa71e6SLi Yang /*
87414aa71e6SLi Yang  * Environment Configuration
87514aa71e6SLi Yang  */
87614aa71e6SLi Yang #define CONFIG_HOSTNAME		unknown
8778b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
878b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
87914aa71e6SLi Yang #define CONFIG_UBOOTPATH	u-boot.bin /* U-Boot image on TFTP server */
88014aa71e6SLi Yang 
88114aa71e6SLi Yang /* default location for tftp and bootm */
88214aa71e6SLi Yang #define CONFIG_LOADADDR	1000000
88314aa71e6SLi Yang 
88414aa71e6SLi Yang #define CONFIG_BOOTARGS	/* the boot command will set bootargs */
88514aa71e6SLi Yang 
88614aa71e6SLi Yang #ifdef __SW_BOOT_NOR
88714aa71e6SLi Yang #define __NOR_RST_CMD	\
88814aa71e6SLi Yang norboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NOR 1; \
88914aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
89014aa71e6SLi Yang #endif
89114aa71e6SLi Yang #ifdef __SW_BOOT_SPI
89214aa71e6SLi Yang #define __SPI_RST_CMD	\
89314aa71e6SLi Yang spiboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SPI 1; \
89414aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
89514aa71e6SLi Yang #endif
89614aa71e6SLi Yang #ifdef __SW_BOOT_SD
89714aa71e6SLi Yang #define __SD_RST_CMD	\
89814aa71e6SLi Yang sdboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SD 1; \
89914aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
90014aa71e6SLi Yang #endif
90114aa71e6SLi Yang #ifdef __SW_BOOT_NAND
90214aa71e6SLi Yang #define __NAND_RST_CMD	\
90314aa71e6SLi Yang nandboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NAND 1; \
90414aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
90514aa71e6SLi Yang #endif
90614aa71e6SLi Yang #ifdef __SW_BOOT_PCIE
90714aa71e6SLi Yang #define __PCIE_RST_CMD	\
90814aa71e6SLi Yang pciboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_PCIE 1; \
90914aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
91014aa71e6SLi Yang #endif
91114aa71e6SLi Yang 
91214aa71e6SLi Yang #define	CONFIG_EXTRA_ENV_SETTINGS	\
91314aa71e6SLi Yang "netdev=eth0\0"	\
9145368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"	\
91514aa71e6SLi Yang "loadaddr=1000000\0"	\
91614aa71e6SLi Yang "bootfile=uImage\0"	\
91714aa71e6SLi Yang "tftpflash=tftpboot $loadaddr $uboot; "	\
9185368c55dSMarek Vasut 	"protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
9195368c55dSMarek Vasut 	"erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
9205368c55dSMarek Vasut 	"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
9215368c55dSMarek Vasut 	"protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
9225368c55dSMarek Vasut 	"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
92314aa71e6SLi Yang "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"    \
92414aa71e6SLi Yang "consoledev=ttyS0\0"	\
92514aa71e6SLi Yang "ramdiskaddr=2000000\0"	\
92614aa71e6SLi Yang "ramdiskfile=rootfs.ext2.gz.uboot\0"	\
927b24a4f62SScott Wood "fdtaddr=1e00000\0"	\
92814aa71e6SLi Yang "bdev=sda1\0" \
92914aa71e6SLi Yang "jffs2nor=mtdblock3\0"	\
93014aa71e6SLi Yang "norbootaddr=ef080000\0"	\
93114aa71e6SLi Yang "norfdtaddr=ef040000\0"	\
93214aa71e6SLi Yang "jffs2nand=mtdblock9\0"	\
93314aa71e6SLi Yang "nandbootaddr=100000\0"	\
93414aa71e6SLi Yang "nandfdtaddr=80000\0"		\
93514aa71e6SLi Yang "ramdisk_size=120000\0"	\
93614aa71e6SLi Yang "map_lowernorbank=i2c dev 1; i2c mw 18 1 02 1; i2c mw 18 3 fd 1\0" \
93714aa71e6SLi Yang "map_uppernorbank=i2c dev 1; i2c mw 18 1 00 1; i2c mw 18 3 fd 1\0" \
9385368c55dSMarek Vasut __stringify(__NOR_RST_CMD)"\0" \
9395368c55dSMarek Vasut __stringify(__SPI_RST_CMD)"\0" \
9405368c55dSMarek Vasut __stringify(__SD_RST_CMD)"\0" \
9415368c55dSMarek Vasut __stringify(__NAND_RST_CMD)"\0" \
9425368c55dSMarek Vasut __stringify(__PCIE_RST_CMD)"\0"
94314aa71e6SLi Yang 
94414aa71e6SLi Yang #define CONFIG_NFSBOOTCOMMAND	\
94514aa71e6SLi Yang "setenv bootargs root=/dev/nfs rw "	\
94614aa71e6SLi Yang "nfsroot=$serverip:$rootpath "	\
94714aa71e6SLi Yang "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
94814aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs;" \
94914aa71e6SLi Yang "tftp $loadaddr $bootfile;"	\
95014aa71e6SLi Yang "tftp $fdtaddr $fdtfile;"	\
95114aa71e6SLi Yang "bootm $loadaddr - $fdtaddr"
95214aa71e6SLi Yang 
95314aa71e6SLi Yang #define CONFIG_HDBOOT	\
95414aa71e6SLi Yang "setenv bootargs root=/dev/$bdev rw rootdelay=30 "	\
95514aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs;" \
95614aa71e6SLi Yang "usb start;"	\
95714aa71e6SLi Yang "ext2load usb 0:1 $loadaddr /boot/$bootfile;"	\
95814aa71e6SLi Yang "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;"	\
95914aa71e6SLi Yang "bootm $loadaddr - $fdtaddr"
96014aa71e6SLi Yang 
96114aa71e6SLi Yang #define CONFIG_USB_FAT_BOOT	\
96214aa71e6SLi Yang "setenv bootargs root=/dev/ram rw "	\
96314aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs " \
96414aa71e6SLi Yang "ramdisk_size=$ramdisk_size;"	\
96514aa71e6SLi Yang "usb start;"	\
96614aa71e6SLi Yang "fatload usb 0:2 $loadaddr $bootfile;"	\
96714aa71e6SLi Yang "fatload usb 0:2 $fdtaddr $fdtfile;"	\
96814aa71e6SLi Yang "fatload usb 0:2 $ramdiskaddr $ramdiskfile;"	\
96914aa71e6SLi Yang "bootm $loadaddr $ramdiskaddr $fdtaddr"
97014aa71e6SLi Yang 
97114aa71e6SLi Yang #define CONFIG_USB_EXT2_BOOT	\
97214aa71e6SLi Yang "setenv bootargs root=/dev/ram rw "	\
97314aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs " \
97414aa71e6SLi Yang "ramdisk_size=$ramdisk_size;"	\
97514aa71e6SLi Yang "usb start;"	\
97614aa71e6SLi Yang "ext2load usb 0:4 $loadaddr $bootfile;"	\
97714aa71e6SLi Yang "ext2load usb 0:4 $fdtaddr $fdtfile;" \
97814aa71e6SLi Yang "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
97914aa71e6SLi Yang "bootm $loadaddr $ramdiskaddr $fdtaddr"
98014aa71e6SLi Yang 
98114aa71e6SLi Yang #define CONFIG_NORBOOT	\
98214aa71e6SLi Yang "setenv bootargs root=/dev/$jffs2nor rw "	\
98314aa71e6SLi Yang "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;"	\
98414aa71e6SLi Yang "bootm $norbootaddr - $norfdtaddr"
98514aa71e6SLi Yang 
98614aa71e6SLi Yang #define CONFIG_RAMBOOTCOMMAND	\
98714aa71e6SLi Yang "setenv bootargs root=/dev/ram rw "	\
98814aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs " \
98914aa71e6SLi Yang "ramdisk_size=$ramdisk_size;"	\
99014aa71e6SLi Yang "tftp $ramdiskaddr $ramdiskfile;"	\
99114aa71e6SLi Yang "tftp $loadaddr $bootfile;"	\
99214aa71e6SLi Yang "tftp $fdtaddr $fdtfile;"	\
99314aa71e6SLi Yang "bootm $loadaddr $ramdiskaddr $fdtaddr"
99414aa71e6SLi Yang 
99514aa71e6SLi Yang #define CONFIG_BOOTCOMMAND	CONFIG_HDBOOT
99614aa71e6SLi Yang 
99714aa71e6SLi Yang #endif /* __CONFIG_H */
998