xref: /rk3399_rockchip-uboot/include/configs/p1_p2_rdb_pc.h (revision 62c6ef336d8d315e3aed1fc7d4235db210e1c75d)
114aa71e6SLi Yang /*
214aa71e6SLi Yang  * Copyright 2010-2011 Freescale Semiconductor, Inc.
314aa71e6SLi Yang  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
514aa71e6SLi Yang  */
614aa71e6SLi Yang 
714aa71e6SLi Yang /*
814aa71e6SLi Yang  * QorIQ RDB boards configuration file
914aa71e6SLi Yang  */
1014aa71e6SLi Yang #ifndef __CONFIG_H
1114aa71e6SLi Yang #define __CONFIG_H
1214aa71e6SLi Yang 
1314aa71e6SLi Yang #ifdef CONFIG_36BIT
1414aa71e6SLi Yang #define CONFIG_PHYS_64BIT
1514aa71e6SLi Yang #endif
1614aa71e6SLi Yang 
1714aa71e6SLi Yang #if defined(CONFIG_P1020MBG)
18e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1020MBG-PC"
1914aa71e6SLi Yang #define CONFIG_P1020
2014aa71e6SLi Yang #define CONFIG_VSC7385_ENET
2114aa71e6SLi Yang #define CONFIG_SLIC
2214aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
2314aa71e6SLi Yang #define __SW_BOOT_NOR		0xe4
2414aa71e6SLi Yang #define __SW_BOOT_SD		0x54
2513d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
2614aa71e6SLi Yang #endif
2714aa71e6SLi Yang 
2814aa71e6SLi Yang #if defined(CONFIG_P1020UTM)
29e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1020UTM-PC"
3014aa71e6SLi Yang #define CONFIG_P1020
3114aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
3214aa71e6SLi Yang #define __SW_BOOT_NOR		0xe0
3314aa71e6SLi Yang #define __SW_BOOT_SD		0x50
3413d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
3514aa71e6SLi Yang #endif
3614aa71e6SLi Yang 
3745fdb627SHaijun.Zhang #if defined(CONFIG_P1020RDB_PC)
38e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1020RDB-PC"
3914aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
4014aa71e6SLi Yang #define CONFIG_P1020
4114aa71e6SLi Yang #define CONFIG_SPI_FLASH
4214aa71e6SLi Yang #define CONFIG_VSC7385_ENET
4314aa71e6SLi Yang #define CONFIG_SLIC
4414aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
4514aa71e6SLi Yang #define __SW_BOOT_NOR		0x5c
4614aa71e6SLi Yang #define __SW_BOOT_SPI		0x1c
4714aa71e6SLi Yang #define __SW_BOOT_SD		0x9c
4814aa71e6SLi Yang #define __SW_BOOT_NAND		0xec
4914aa71e6SLi Yang #define __SW_BOOT_PCIE		0x6c
5013d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
5114aa71e6SLi Yang #endif
5214aa71e6SLi Yang 
5345fdb627SHaijun.Zhang /*
5445fdb627SHaijun.Zhang  * P1020RDB-PD board has user selectable switches for evaluating different
5545fdb627SHaijun.Zhang  * frequency and boot options for the P1020 device. The table that
5645fdb627SHaijun.Zhang  * follow describe the available options. The front six binary number was in
5745fdb627SHaijun.Zhang  * accordance with SW3[1:6].
5845fdb627SHaijun.Zhang  * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off
5945fdb627SHaijun.Zhang  * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off
6045fdb627SHaijun.Zhang  * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off
6145fdb627SHaijun.Zhang  * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off
6245fdb627SHaijun.Zhang  * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off
6345fdb627SHaijun.Zhang  * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off
6445fdb627SHaijun.Zhang  * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off
6545fdb627SHaijun.Zhang  */
6645fdb627SHaijun.Zhang #if defined(CONFIG_P1020RDB_PD)
6745fdb627SHaijun.Zhang #define CONFIG_BOARDNAME "P1020RDB-PD"
6845fdb627SHaijun.Zhang #define CONFIG_NAND_FSL_ELBC
6945fdb627SHaijun.Zhang #define CONFIG_P1020
7045fdb627SHaijun.Zhang #define CONFIG_SPI_FLASH
7145fdb627SHaijun.Zhang #define CONFIG_VSC7385_ENET
7245fdb627SHaijun.Zhang #define CONFIG_SLIC
7345fdb627SHaijun.Zhang #define __SW_BOOT_MASK		0x03
7445fdb627SHaijun.Zhang #define __SW_BOOT_NOR		0x64
7545fdb627SHaijun.Zhang #define __SW_BOOT_SPI		0x34
7645fdb627SHaijun.Zhang #define __SW_BOOT_SD		0x24
7745fdb627SHaijun.Zhang #define __SW_BOOT_NAND		0x44
7845fdb627SHaijun.Zhang #define __SW_BOOT_PCIE		0x74
7945fdb627SHaijun.Zhang #define CONFIG_SYS_L2_SIZE	(256 << 10)
8045fdb627SHaijun.Zhang #endif
8145fdb627SHaijun.Zhang 
8214aa71e6SLi Yang #if defined(CONFIG_P1021RDB)
83e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1021RDB-PC"
8414aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
8514aa71e6SLi Yang #define CONFIG_P1021
8614aa71e6SLi Yang #define CONFIG_QE
8714aa71e6SLi Yang #define CONFIG_SPI_FLASH
8814aa71e6SLi Yang #define CONFIG_VSC7385_ENET
8914aa71e6SLi Yang #define CONFIG_SYS_LBC_LBCR	0x00080000	/* Implement conversion of
9014aa71e6SLi Yang 						addresses in the LBC */
9114aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
9214aa71e6SLi Yang #define __SW_BOOT_NOR		0x5c
9314aa71e6SLi Yang #define __SW_BOOT_SPI		0x1c
9414aa71e6SLi Yang #define __SW_BOOT_SD		0x9c
9514aa71e6SLi Yang #define __SW_BOOT_NAND		0xec
9614aa71e6SLi Yang #define __SW_BOOT_PCIE		0x6c
9713d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
9814aa71e6SLi Yang #endif
9914aa71e6SLi Yang 
10014aa71e6SLi Yang #if defined(CONFIG_P1024RDB)
10114aa71e6SLi Yang #define CONFIG_BOARDNAME "P1024RDB"
10214aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
10314aa71e6SLi Yang #define CONFIG_P1024
10414aa71e6SLi Yang #define CONFIG_SLIC
10514aa71e6SLi Yang #define CONFIG_SPI_FLASH
10614aa71e6SLi Yang #define __SW_BOOT_MASK		0xf3
10714aa71e6SLi Yang #define __SW_BOOT_NOR		0x00
10814aa71e6SLi Yang #define __SW_BOOT_SPI		0x08
10914aa71e6SLi Yang #define __SW_BOOT_SD		0x04
11014aa71e6SLi Yang #define __SW_BOOT_NAND		0x0c
11113d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
11214aa71e6SLi Yang #endif
11314aa71e6SLi Yang 
11414aa71e6SLi Yang #if defined(CONFIG_P1025RDB)
11514aa71e6SLi Yang #define CONFIG_BOARDNAME "P1025RDB"
11614aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
11714aa71e6SLi Yang #define CONFIG_P1025
11814aa71e6SLi Yang #define CONFIG_QE
11914aa71e6SLi Yang #define CONFIG_SLIC
12014aa71e6SLi Yang #define CONFIG_SPI_FLASH
12114aa71e6SLi Yang 
12214aa71e6SLi Yang #define CONFIG_SYS_LBC_LBCR	0x00080000	/* Implement conversion of
12314aa71e6SLi Yang 						addresses in the LBC */
12414aa71e6SLi Yang #define __SW_BOOT_MASK		0xf3
12514aa71e6SLi Yang #define __SW_BOOT_NOR		0x00
12614aa71e6SLi Yang #define __SW_BOOT_SPI		0x08
12714aa71e6SLi Yang #define __SW_BOOT_SD		0x04
12814aa71e6SLi Yang #define __SW_BOOT_NAND		0x0c
12913d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
13014aa71e6SLi Yang #endif
13114aa71e6SLi Yang 
13214aa71e6SLi Yang #if defined(CONFIG_P2020RDB)
133e2c91b95SScott Wood #define CONFIG_BOARDNAME "P2020RDB-PCA"
13414aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
13514aa71e6SLi Yang #define CONFIG_P2020
13614aa71e6SLi Yang #define CONFIG_SPI_FLASH
13714aa71e6SLi Yang #define CONFIG_VSC7385_ENET
13814aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
13914aa71e6SLi Yang #define __SW_BOOT_NOR		0xc8
14014aa71e6SLi Yang #define __SW_BOOT_SPI		0x28
14114aa71e6SLi Yang #define __SW_BOOT_SD		0x68 /* or 0x18 */
14214aa71e6SLi Yang #define __SW_BOOT_NAND		0xe8
14314aa71e6SLi Yang #define __SW_BOOT_PCIE		0xa8
14413d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(512 << 10)
14513d1143fSScott Wood #endif
14613d1143fSScott Wood 
14714aa71e6SLi Yang #ifdef CONFIG_SDCARD
1483e6e6983SYing Zhang #define CONFIG_SPL
1493e6e6983SYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
1503e6e6983SYing Zhang #define CONFIG_SPL_ENV_SUPPORT
1513e6e6983SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT
1523e6e6983SYing Zhang #define CONFIG_SPL_MMC_SUPPORT
1533e6e6983SYing Zhang #define CONFIG_SPL_MMC_MINIMAL
1543e6e6983SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
1553e6e6983SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
1563e6e6983SYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT
1573e6e6983SYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT
1583e6e6983SYing Zhang #define CONFIG_SPL_I2C_SUPPORT
1593e6e6983SYing Zhang #define CONFIG_FSL_LAW                 /* Use common FSL init code */
1603e6e6983SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
1613e6e6983SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
1623e6e6983SYing Zhang #define CONFIG_SPL_PAD_TO		0x18000
1633e6e6983SYing Zhang #define CONFIG_SPL_MAX_SIZE		(96 * 1024)
1643e6e6983SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_SIZE	(512 << 10)
1653e6e6983SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_DST	(0x11000000)
1663e6e6983SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_START	(0x11000000)
1673e6e6983SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_OFFS	(96 << 10)
1683e6e6983SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
1693e6e6983SYing Zhang #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
1703e6e6983SYing Zhang #define CONFIG_SPL_MMC_BOOT
1713e6e6983SYing Zhang #ifdef CONFIG_SPL_BUILD
1723e6e6983SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
1733e6e6983SYing Zhang #endif
17414aa71e6SLi Yang #endif
17514aa71e6SLi Yang 
17614aa71e6SLi Yang #ifdef CONFIG_SPIFLASH
177d34e5624SYing Zhang #define CONFIG_SPL
178d34e5624SYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
179d34e5624SYing Zhang #define CONFIG_SPL_ENV_SUPPORT
180d34e5624SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT
181d34e5624SYing Zhang #define CONFIG_SPL_SPI_SUPPORT
182d34e5624SYing Zhang #define CONFIG_SPL_SPI_FLASH_SUPPORT
183d34e5624SYing Zhang #define CONFIG_SPL_SPI_FLASH_MINIMAL
184d34e5624SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
185d34e5624SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
186d34e5624SYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT
187d34e5624SYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT
188d34e5624SYing Zhang #define CONFIG_SPL_I2C_SUPPORT
189d34e5624SYing Zhang #define CONFIG_FSL_LAW         /* Use common FSL init code */
190d34e5624SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
191d34e5624SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
192d34e5624SYing Zhang #define CONFIG_SPL_PAD_TO		0x18000
193d34e5624SYing Zhang #define CONFIG_SPL_MAX_SIZE		(96 * 1024)
194d34e5624SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(512 << 10)
195d34e5624SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x11000000)
196d34e5624SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x11000000)
197d34e5624SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(96 << 10)
198d34e5624SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
199d34e5624SYing Zhang #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
200d34e5624SYing Zhang #define CONFIG_SPL_SPI_BOOT
201d34e5624SYing Zhang #ifdef CONFIG_SPL_BUILD
202d34e5624SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
203d34e5624SYing Zhang #endif
20414aa71e6SLi Yang #endif
20514aa71e6SLi Yang 
206a796e72cSScott Wood #ifdef CONFIG_NAND
207a796e72cSScott Wood #define CONFIG_SPL
208*62c6ef33SYing Zhang #define CONFIG_TPL
209*62c6ef33SYing Zhang #ifdef CONFIG_TPL_BUILD
210*62c6ef33SYing Zhang #define CONFIG_SPL_NAND_BOOT
211*62c6ef33SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
212*62c6ef33SYing Zhang #define CONFIG_SPL_ENV_SUPPORT
213*62c6ef33SYing Zhang #define CONFIG_SPL_NAND_INIT
214*62c6ef33SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT
215*62c6ef33SYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT
216*62c6ef33SYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT
217*62c6ef33SYing Zhang #define CONFIG_SPL_I2C_SUPPORT
218*62c6ef33SYing Zhang #define CONFIG_SPL_NAND_SUPPORT
219*62c6ef33SYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
220*62c6ef33SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
221*62c6ef33SYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 << 10)
222*62c6ef33SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
223*62c6ef33SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
224*62c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_SIZE	(576 << 10)
225*62c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST	(0x11000000)
226*62c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START	(0x11000000)
227*62c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS	((128 + 128) << 10)
228*62c6ef33SYing Zhang #elif defined(CONFIG_SPL_BUILD)
229a796e72cSScott Wood #define CONFIG_SPL_INIT_MINIMAL
230a796e72cSScott Wood #define CONFIG_SPL_SERIAL_SUPPORT
231a796e72cSScott Wood #define CONFIG_SPL_NAND_SUPPORT
232a796e72cSScott Wood #define CONFIG_SPL_FLUSH_IMAGE
233a796e72cSScott Wood #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
234*62c6ef33SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xff800000
2356113d3f2SBenoît Thébaudeau #define CONFIG_SPL_MAX_SIZE		4096
236*62c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_SIZE	(128 << 10)
237*62c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST	0xf8f80000
238*62c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START	0xf8f80000
239*62c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS	(128 << 10)
240*62c6ef33SYing Zhang #endif /* not CONFIG_TPL_BUILD */
24113d1143fSScott Wood 
242*62c6ef33SYing Zhang #define CONFIG_SPL_PAD_TO		0x20000
243*62c6ef33SYing Zhang #define CONFIG_TPL_PAD_TO		0x20000
244*62c6ef33SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
245*62c6ef33SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
246a796e72cSScott Wood #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
24714aa71e6SLi Yang #endif
24814aa71e6SLi Yang 
24914aa71e6SLi Yang #ifndef CONFIG_SYS_TEXT_BASE
25014aa71e6SLi Yang #define CONFIG_SYS_TEXT_BASE		0xeff80000
25114aa71e6SLi Yang #endif
25214aa71e6SLi Yang 
25314aa71e6SLi Yang #ifndef CONFIG_RESET_VECTOR_ADDRESS
25414aa71e6SLi Yang #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
25514aa71e6SLi Yang #endif
25614aa71e6SLi Yang 
25714aa71e6SLi Yang #ifndef CONFIG_SYS_MONITOR_BASE
258a796e72cSScott Wood #ifdef CONFIG_SPL_BUILD
259a796e72cSScott Wood #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
260a796e72cSScott Wood #else
26114aa71e6SLi Yang #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
26214aa71e6SLi Yang #endif
263a796e72cSScott Wood #endif
26414aa71e6SLi Yang 
26514aa71e6SLi Yang /* High Level Configuration Options */
26614aa71e6SLi Yang #define CONFIG_BOOKE
26714aa71e6SLi Yang #define CONFIG_E500
26814aa71e6SLi Yang #define CONFIG_MPC85xx
26914aa71e6SLi Yang 
27014aa71e6SLi Yang #define CONFIG_MP
27114aa71e6SLi Yang 
27214aa71e6SLi Yang #define CONFIG_FSL_ELBC
27314aa71e6SLi Yang #define CONFIG_PCI
27414aa71e6SLi Yang #define CONFIG_PCIE1	/* PCIE controler 1 (slot 1) */
27514aa71e6SLi Yang #define CONFIG_PCIE2	/* PCIE controler 2 (slot 2) */
27614aa71e6SLi Yang #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
277842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE	/* indirect PCI bridge support */
27814aa71e6SLi Yang #define CONFIG_FSL_PCIE_RESET	/* need PCIe reset errata */
27914aa71e6SLi Yang #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
28014aa71e6SLi Yang 
28114aa71e6SLi Yang #define CONFIG_FSL_LAW
28214aa71e6SLi Yang #define CONFIG_TSEC_ENET	/* tsec ethernet support */
28314aa71e6SLi Yang #define CONFIG_ENV_OVERWRITE
28414aa71e6SLi Yang 
28514aa71e6SLi Yang #define CONFIG_CMD_SATA
286befb7d9fSJerry Huang #define CONFIG_SATA_SIL
28714aa71e6SLi Yang #define CONFIG_SYS_SATA_MAX_DEVICE	2
28814aa71e6SLi Yang #define CONFIG_LIBATA
28914aa71e6SLi Yang #define CONFIG_LBA48
29014aa71e6SLi Yang 
29114aa71e6SLi Yang #if defined(CONFIG_P2020RDB)
29214aa71e6SLi Yang #define CONFIG_SYS_CLK_FREQ	100000000
29314aa71e6SLi Yang #else
29414aa71e6SLi Yang #define CONFIG_SYS_CLK_FREQ	66666666
29514aa71e6SLi Yang #endif
29614aa71e6SLi Yang #define CONFIG_DDR_CLK_FREQ	66666666
29714aa71e6SLi Yang 
29814aa71e6SLi Yang #define CONFIG_HWCONFIG
29914aa71e6SLi Yang /*
30014aa71e6SLi Yang  * These can be toggled for performance analysis, otherwise use default.
30114aa71e6SLi Yang  */
30214aa71e6SLi Yang #define CONFIG_L2_CACHE
30314aa71e6SLi Yang #define CONFIG_BTB
30414aa71e6SLi Yang 
30514aa71e6SLi Yang #define CONFIG_BOARD_EARLY_INIT_F	/* Call board_pre_init */
306babb348cSTimur Tabi 
30714aa71e6SLi Yang #define CONFIG_ENABLE_36BIT_PHYS
30814aa71e6SLi Yang 
30914aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
31014aa71e6SLi Yang #define CONFIG_ADDR_MAP			1
31114aa71e6SLi Yang #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
31214aa71e6SLi Yang #endif
31314aa71e6SLi Yang 
31414aa71e6SLi Yang #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
31514aa71e6SLi Yang #define CONFIG_SYS_MEMTEST_END		0x1fffffff
31614aa71e6SLi Yang #define CONFIG_PANIC_HANG	/* do not reset board on panic */
31714aa71e6SLi Yang 
31814aa71e6SLi Yang #define CONFIG_SYS_CCSRBAR		0xffe00000
31914aa71e6SLi Yang #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
32014aa71e6SLi Yang 
32114aa71e6SLi Yang /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
32214aa71e6SLi Yang        SPL code*/
323a796e72cSScott Wood #ifdef CONFIG_SPL_BUILD
32414aa71e6SLi Yang #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
32514aa71e6SLi Yang #endif
32614aa71e6SLi Yang 
32714aa71e6SLi Yang /* DDR Setup */
32814aa71e6SLi Yang #define CONFIG_FSL_DDR3
3291ba62f10SYork Sun #define CONFIG_SYS_DDR_RAW_TIMING
33014aa71e6SLi Yang #define CONFIG_DDR_SPD
33114aa71e6SLi Yang #define CONFIG_SYS_SPD_BUS_NUM 1
33214aa71e6SLi Yang #define SPD_EEPROM_ADDRESS 0x52
3336f5e1dc5SYork Sun #undef CONFIG_FSL_DDR_INTERACTIVE
33414aa71e6SLi Yang 
33545fdb627SHaijun.Zhang #if (defined(CONFIG_P1020MBG) || defined(CONFIG_P1020RDB_PD))
33614aa71e6SLi Yang #define CONFIG_SYS_SDRAM_SIZE_LAW	LAW_SIZE_2G
33714aa71e6SLi Yang #define CONFIG_CHIP_SELECTS_PER_CTRL	2
33814aa71e6SLi Yang #else
33914aa71e6SLi Yang #define CONFIG_SYS_SDRAM_SIZE_LAW	LAW_SIZE_1G
34014aa71e6SLi Yang #define CONFIG_CHIP_SELECTS_PER_CTRL	1
34114aa71e6SLi Yang #endif
34214aa71e6SLi Yang #define CONFIG_SYS_SDRAM_SIZE		(1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
34314aa71e6SLi Yang #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
34414aa71e6SLi Yang #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
34514aa71e6SLi Yang 
34614aa71e6SLi Yang #define CONFIG_NUM_DDR_CONTROLLERS	1
34714aa71e6SLi Yang #define CONFIG_DIMM_SLOTS_PER_CTLR	1
34814aa71e6SLi Yang 
34914aa71e6SLi Yang /* Default settings for DDR3 */
35013d1143fSScott Wood #ifndef CONFIG_P2020RDB
35114aa71e6SLi Yang #define CONFIG_SYS_DDR_CS0_BNDS		0x0000003f
35214aa71e6SLi Yang #define CONFIG_SYS_DDR_CS0_CONFIG	0x80014302
35314aa71e6SLi Yang #define CONFIG_SYS_DDR_CS0_CONFIG_2	0x00000000
35414aa71e6SLi Yang #define CONFIG_SYS_DDR_CS1_BNDS		0x0040007f
35514aa71e6SLi Yang #define CONFIG_SYS_DDR_CS1_CONFIG	0x80014302
35614aa71e6SLi Yang #define CONFIG_SYS_DDR_CS1_CONFIG_2	0x00000000
35714aa71e6SLi Yang 
35814aa71e6SLi Yang #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
35914aa71e6SLi Yang #define CONFIG_SYS_DDR_INIT_ADDR	0x00000000
36014aa71e6SLi Yang #define CONFIG_SYS_DDR_INIT_EXT_ADDR	0x00000000
36114aa71e6SLi Yang #define CONFIG_SYS_DDR_MODE_CONTROL	0x00000000
36214aa71e6SLi Yang 
36314aa71e6SLi Yang #define CONFIG_SYS_DDR_ZQ_CONTROL	0x89080600
36414aa71e6SLi Yang #define CONFIG_SYS_DDR_WRLVL_CONTROL	0x8655A608
36514aa71e6SLi Yang #define CONFIG_SYS_DDR_SR_CNTR		0x00000000
36614aa71e6SLi Yang #define CONFIG_SYS_DDR_RCW_1		0x00000000
36714aa71e6SLi Yang #define CONFIG_SYS_DDR_RCW_2		0x00000000
36814aa71e6SLi Yang #define CONFIG_SYS_DDR_CONTROL		0xC70C0000	/* Type = DDR3	*/
36914aa71e6SLi Yang #define CONFIG_SYS_DDR_CONTROL_2	0x04401050
37014aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_4		0x00220001
37114aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_5		0x03402400
37214aa71e6SLi Yang 
37314aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_3		0x00020000
37414aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_0		0x00330004
37514aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_1		0x6f6B4846
37614aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_2		0x0FA8C8CF
37714aa71e6SLi Yang #define CONFIG_SYS_DDR_CLK_CTRL		0x03000000
37814aa71e6SLi Yang #define CONFIG_SYS_DDR_MODE_1		0x40461520
37914aa71e6SLi Yang #define CONFIG_SYS_DDR_MODE_2		0x8000c000
38014aa71e6SLi Yang #define CONFIG_SYS_DDR_INTERVAL		0x0C300000
38114aa71e6SLi Yang #endif
38214aa71e6SLi Yang 
38314aa71e6SLi Yang #undef CONFIG_CLOCKS_IN_MHZ
38414aa71e6SLi Yang 
38514aa71e6SLi Yang /*
38614aa71e6SLi Yang  * Memory map
38714aa71e6SLi Yang  *
38814aa71e6SLi Yang  * 0x0000_0000 0x7fff_ffff	DDR		Up to 2GB cacheable
38914aa71e6SLi Yang  * 0x8000_0000 0xdfff_ffff	PCI Express Mem	1.5G non-cacheable(PCIe * 3)
390d674bccfSScott Wood  * 0xec00_0000 0xefff_ffff	NOR flash	Up to 64M non-cacheable	CS0/1
39113d1143fSScott Wood  * 0xf8f8_0000 0xf8ff_ffff	L2 SRAM		Up to 512K cacheable
39213d1143fSScott Wood  *   (early boot only)
393d674bccfSScott Wood  * 0xff80_0000 0xff80_7fff	NAND flash	32K non-cacheable	CS1/0
394d674bccfSScott Wood  * 0xff98_0000 0xff98_ffff	PMC		64K non-cacheable	CS2
395d674bccfSScott Wood  * 0xffa0_0000 0xffaf_ffff	CPLD		1M non-cacheable	CS3
396d674bccfSScott Wood  * 0xffb0_0000 0xffbf_ffff	VSC7385 switch  1M non-cacheable	CS2
39714aa71e6SLi Yang  * 0xffc0_0000 0xffc3_ffff	PCI IO range	256k non-cacheable
398d674bccfSScott Wood  * 0xffd0_0000 0xffd0_3fff	L1 for stack	16K cacheable
39914aa71e6SLi Yang  * 0xffe0_0000 0xffef_ffff	CCSR		1M non-cacheable
40014aa71e6SLi Yang  */
40114aa71e6SLi Yang 
40214aa71e6SLi Yang 
40314aa71e6SLi Yang /*
40414aa71e6SLi Yang  * Local Bus Definitions
40514aa71e6SLi Yang  */
40645fdb627SHaijun.Zhang #if (defined(CONFIG_P1020MBG) || defined(CONFIG_P1020RDB_PD))
40714aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_SECT	512	/* 64M */
40814aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE		0xec000000
40914aa71e6SLi Yang #elif defined(CONFIG_P1020UTM)
41014aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_SECT	256	/* 32M */
41114aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE		0xee000000
41214aa71e6SLi Yang #else
41314aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_SECT	128	/* 16M */
41414aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE		0xef000000
41514aa71e6SLi Yang #endif
41614aa71e6SLi Yang 
41714aa71e6SLi Yang 
41814aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
41914aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
42014aa71e6SLi Yang #else
42114aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
42214aa71e6SLi Yang #endif
42314aa71e6SLi Yang 
4247ee41107STimur Tabi #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
42514aa71e6SLi Yang 	| BR_PS_16 | BR_V)
42614aa71e6SLi Yang 
42714aa71e6SLi Yang #define CONFIG_FLASH_OR_PRELIM	0xfc000ff7
42814aa71e6SLi Yang 
42914aa71e6SLi Yang #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
43014aa71e6SLi Yang #define CONFIG_SYS_FLASH_QUIET_TEST
43114aa71e6SLi Yang #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
43214aa71e6SLi Yang 
43314aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
43414aa71e6SLi Yang 
43514aa71e6SLi Yang #undef CONFIG_SYS_FLASH_CHECKSUM
43614aa71e6SLi Yang #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
43714aa71e6SLi Yang #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
43814aa71e6SLi Yang 
43914aa71e6SLi Yang #define CONFIG_FLASH_CFI_DRIVER
44014aa71e6SLi Yang #define CONFIG_SYS_FLASH_CFI
44114aa71e6SLi Yang #define CONFIG_SYS_FLASH_EMPTY_INFO
44214aa71e6SLi Yang #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
44314aa71e6SLi Yang 
44414aa71e6SLi Yang /* Nand Flash */
44514aa71e6SLi Yang #ifdef CONFIG_NAND_FSL_ELBC
44614aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE		0xff800000
44714aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
44814aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE_PHYS	0xfff800000ull
44914aa71e6SLi Yang #else
45014aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
45114aa71e6SLi Yang #endif
45214aa71e6SLi Yang 
45314aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
45414aa71e6SLi Yang #define CONFIG_SYS_MAX_NAND_DEVICE	1
45514aa71e6SLi Yang #define CONFIG_MTD_NAND_VERIFY_WRITE
45614aa71e6SLi Yang #define CONFIG_CMD_NAND
45745fdb627SHaijun.Zhang #if defined(CONFIG_P1020RDB_PD)
45845fdb627SHaijun.Zhang #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
45945fdb627SHaijun.Zhang #else
46014aa71e6SLi Yang #define CONFIG_SYS_NAND_BLOCK_SIZE	(16 * 1024)
46145fdb627SHaijun.Zhang #endif
46214aa71e6SLi Yang 
4637ee41107STimur Tabi #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
46414aa71e6SLi Yang 	| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
46514aa71e6SLi Yang 	| BR_PS_8	/* Port Size = 8 bit */ \
46614aa71e6SLi Yang 	| BR_MS_FCM	/* MSEL = FCM */ \
46714aa71e6SLi Yang 	| BR_V)	/* valid */
46845fdb627SHaijun.Zhang #if defined(CONFIG_P1020RDB_PD)
46945fdb627SHaijun.Zhang #define CONFIG_SYS_NAND_OR_PRELIM	(OR_AM_32KB \
47045fdb627SHaijun.Zhang 	| OR_FCM_PGS	/* Large Page*/ \
47145fdb627SHaijun.Zhang 	| OR_FCM_CSCT \
47245fdb627SHaijun.Zhang 	| OR_FCM_CST \
47345fdb627SHaijun.Zhang 	| OR_FCM_CHT \
47445fdb627SHaijun.Zhang 	| OR_FCM_SCY_1 \
47545fdb627SHaijun.Zhang 	| OR_FCM_TRLX \
47645fdb627SHaijun.Zhang 	| OR_FCM_EHTR)
47745fdb627SHaijun.Zhang #else
47814aa71e6SLi Yang #define CONFIG_SYS_NAND_OR_PRELIM	(OR_AM_32KB	/* small page */ \
47914aa71e6SLi Yang 	| OR_FCM_CSCT \
48014aa71e6SLi Yang 	| OR_FCM_CST \
48114aa71e6SLi Yang 	| OR_FCM_CHT \
48214aa71e6SLi Yang 	| OR_FCM_SCY_1 \
48314aa71e6SLi Yang 	| OR_FCM_TRLX \
48414aa71e6SLi Yang 	| OR_FCM_EHTR)
48545fdb627SHaijun.Zhang #endif
48614aa71e6SLi Yang #endif /* CONFIG_NAND_FSL_ELBC */
48714aa71e6SLi Yang 
48814aa71e6SLi Yang #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
48914aa71e6SLi Yang 
49014aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_LOCK
49114aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000 /* stack in RAM */
49214aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
49314aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
49414aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
49514aa71e6SLi Yang /* The assembler doesn't like typecast */
49614aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
49714aa71e6SLi Yang 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
49814aa71e6SLi Yang 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
49914aa71e6SLi Yang #else
50014aa71e6SLi Yang /* Initial L1 address */
50114aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR
50214aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
50314aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
50414aa71e6SLi Yang #endif
50514aa71e6SLi Yang /* Size of used area in RAM */
50614aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
50714aa71e6SLi Yang 
50814aa71e6SLi Yang #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
50914aa71e6SLi Yang 					GENERATED_GBL_DATA_SIZE)
51014aa71e6SLi Yang #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
51114aa71e6SLi Yang 
51214aa71e6SLi Yang #define CONFIG_SYS_MONITOR_LEN	(256 * 1024)/* Reserve 256 kB for Mon */
51314aa71e6SLi Yang #define CONFIG_SYS_MALLOC_LEN	(1024 * 1024)/* Reserved for malloc */
51414aa71e6SLi Yang 
51514aa71e6SLi Yang #define CONFIG_SYS_CPLD_BASE	0xffa00000
51614aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
51714aa71e6SLi Yang #define CONFIG_SYS_CPLD_BASE_PHYS	0xfffa00000ull
51814aa71e6SLi Yang #else
51914aa71e6SLi Yang #define CONFIG_SYS_CPLD_BASE_PHYS	CONFIG_SYS_CPLD_BASE
52014aa71e6SLi Yang #endif
52114aa71e6SLi Yang /* CPLD config size: 1Mb */
52214aa71e6SLi Yang #define CONFIG_CPLD_BR_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) | \
52314aa71e6SLi Yang 					BR_PS_8 | BR_V)
52414aa71e6SLi Yang #define CONFIG_CPLD_OR_PRELIM	(0xfff009f7)
52514aa71e6SLi Yang 
52614aa71e6SLi Yang #define CONFIG_SYS_PMC_BASE	0xff980000
52714aa71e6SLi Yang #define CONFIG_SYS_PMC_BASE_PHYS	CONFIG_SYS_PMC_BASE
52814aa71e6SLi Yang #define CONFIG_PMC_BR_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
52914aa71e6SLi Yang 					BR_PS_8 | BR_V)
53014aa71e6SLi Yang #define CONFIG_PMC_OR_PRELIM	(OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
53114aa71e6SLi Yang 				 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
53214aa71e6SLi Yang 				 OR_GPCM_EAD)
53314aa71e6SLi Yang 
534a796e72cSScott Wood #ifdef CONFIG_NAND
53514aa71e6SLi Yang #define CONFIG_SYS_BR0_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
53614aa71e6SLi Yang #define CONFIG_SYS_OR0_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
53714aa71e6SLi Yang #define CONFIG_SYS_BR1_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
53814aa71e6SLi Yang #define CONFIG_SYS_OR1_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
53914aa71e6SLi Yang #else
54014aa71e6SLi Yang #define CONFIG_SYS_BR0_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
54114aa71e6SLi Yang #define CONFIG_SYS_OR0_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
54214aa71e6SLi Yang #ifdef CONFIG_NAND_FSL_ELBC
54314aa71e6SLi Yang #define CONFIG_SYS_BR1_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
54414aa71e6SLi Yang #define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
54514aa71e6SLi Yang #endif
54614aa71e6SLi Yang #endif
54714aa71e6SLi Yang #define CONFIG_SYS_BR3_PRELIM	CONFIG_CPLD_BR_PRELIM	/* CPLD Base Address */
54814aa71e6SLi Yang #define CONFIG_SYS_OR3_PRELIM	CONFIG_CPLD_OR_PRELIM	/* CPLD Options */
54914aa71e6SLi Yang 
55014aa71e6SLi Yang 
55114aa71e6SLi Yang /* Vsc7385 switch */
55214aa71e6SLi Yang #ifdef CONFIG_VSC7385_ENET
55314aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BASE		0xffb00000
55414aa71e6SLi Yang 
55514aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
55614aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BASE_PHYS	0xfffb00000ull
55714aa71e6SLi Yang #else
55814aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BASE_PHYS	CONFIG_SYS_VSC7385_BASE
55914aa71e6SLi Yang #endif
56014aa71e6SLi Yang 
56114aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BR_PRELIM	\
56214aa71e6SLi Yang 	(BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V)
56314aa71e6SLi Yang #define CONFIG_SYS_VSC7385_OR_PRELIM	(OR_AM_128KB | OR_GPCM_CSNT | \
56414aa71e6SLi Yang 			OR_GPCM_XACS |  OR_GPCM_SCY_15 | OR_GPCM_SETA | \
56514aa71e6SLi Yang 			OR_GPCM_TRLX |  OR_GPCM_EHTR | OR_GPCM_EAD)
56614aa71e6SLi Yang 
56714aa71e6SLi Yang #define CONFIG_SYS_BR2_PRELIM	CONFIG_SYS_VSC7385_BR_PRELIM
56814aa71e6SLi Yang #define CONFIG_SYS_OR2_PRELIM	CONFIG_SYS_VSC7385_OR_PRELIM
56914aa71e6SLi Yang 
57014aa71e6SLi Yang /* The size of the VSC7385 firmware image */
57114aa71e6SLi Yang #define CONFIG_VSC7385_IMAGE_SIZE	8192
57214aa71e6SLi Yang #endif
57314aa71e6SLi Yang 
5743e6e6983SYing Zhang /*
5753e6e6983SYing Zhang  * Config the L2 Cache as L2 SRAM
5763e6e6983SYing Zhang */
5773e6e6983SYing Zhang #if defined(CONFIG_SPL_BUILD)
578d34e5624SYing Zhang #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
5793e6e6983SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
5803e6e6983SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
5813e6e6983SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
5823e6e6983SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
5833e6e6983SYing Zhang #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
5843e6e6983SYing Zhang #define CONFIG_SPL_RELOC_STACK_SIZE	(32 << 10)
5853e6e6983SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 160 * 1024)
5863e6e6983SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(96 << 10)
5873e6e6983SYing Zhang #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
588*62c6ef33SYing Zhang #elif defined(CONFIG_NAND)
589*62c6ef33SYing Zhang #ifdef CONFIG_TPL_BUILD
590*62c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
591*62c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
592*62c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
593*62c6ef33SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
594*62c6ef33SYing Zhang #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
595*62c6ef33SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
596*62c6ef33SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(48 << 10)
597*62c6ef33SYing Zhang #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
598*62c6ef33SYing Zhang #else
599*62c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
600*62c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
601*62c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
602*62c6ef33SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	(CONFIG_SYS_INIT_L2_END - 0x2000)
603*62c6ef33SYing Zhang #define CONFIG_SPL_RELOC_STACK		((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
604*62c6ef33SYing Zhang #endif /* CONFIG_TPL_BUILD */
6053e6e6983SYing Zhang #endif
6063e6e6983SYing Zhang #endif
6073e6e6983SYing Zhang 
60814aa71e6SLi Yang /* Serial Port - controlled on board with jumper J8
60914aa71e6SLi Yang  * open - index 2
61014aa71e6SLi Yang  * shorted - index 1
61114aa71e6SLi Yang  */
61214aa71e6SLi Yang #define CONFIG_CONS_INDEX		1
61314aa71e6SLi Yang #undef CONFIG_SERIAL_SOFTWARE_FIFO
61414aa71e6SLi Yang #define CONFIG_SYS_NS16550
61514aa71e6SLi Yang #define CONFIG_SYS_NS16550_SERIAL
61614aa71e6SLi Yang #define CONFIG_SYS_NS16550_REG_SIZE	1
61714aa71e6SLi Yang #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
6183e6e6983SYing Zhang #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
61914aa71e6SLi Yang #define CONFIG_NS16550_MIN_FUNCTIONS
62014aa71e6SLi Yang #endif
62114aa71e6SLi Yang 
62214aa71e6SLi Yang #define CONFIG_SYS_BAUDRATE_TABLE	\
62314aa71e6SLi Yang 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
62414aa71e6SLi Yang 
62514aa71e6SLi Yang #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
62614aa71e6SLi Yang #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
62714aa71e6SLi Yang 
62814aa71e6SLi Yang /* Use the HUSH parser */
62914aa71e6SLi Yang #define CONFIG_SYS_HUSH_PARSER
63014aa71e6SLi Yang 
63114aa71e6SLi Yang /*
63214aa71e6SLi Yang  * Pass open firmware flat tree
63314aa71e6SLi Yang  */
63414aa71e6SLi Yang #define CONFIG_OF_LIBFDT
63514aa71e6SLi Yang #define CONFIG_OF_BOARD_SETUP
63614aa71e6SLi Yang #define CONFIG_OF_STDOUT_VIA_ALIAS
63714aa71e6SLi Yang 
63814aa71e6SLi Yang /* new uImage format support */
63914aa71e6SLi Yang #define CONFIG_FIT
64014aa71e6SLi Yang #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
64114aa71e6SLi Yang 
64214aa71e6SLi Yang /* I2C */
64300f792e0SHeiko Schocher #define CONFIG_SYS_I2C
64400f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
64500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
64600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
64700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
64800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
64900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
65000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
65100f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x29} }
65214aa71e6SLi Yang #define CONFIG_SYS_I2C_EEPROM_ADDR	0x52
65314aa71e6SLi Yang #define CONFIG_SYS_SPD_BUS_NUM		1 /* For rom_loc and flash bank */
65414aa71e6SLi Yang 
65514aa71e6SLi Yang /*
65614aa71e6SLi Yang  * I2C2 EEPROM
65714aa71e6SLi Yang  */
65814aa71e6SLi Yang #undef CONFIG_ID_EEPROM
65914aa71e6SLi Yang 
66014aa71e6SLi Yang #define CONFIG_RTC_PT7C4338
66114aa71e6SLi Yang #define CONFIG_SYS_I2C_RTC_ADDR		0x68
66214aa71e6SLi Yang #define CONFIG_SYS_I2C_PCA9557_ADDR	0x18
66314aa71e6SLi Yang 
66414aa71e6SLi Yang /* enable read and write access to EEPROM */
66514aa71e6SLi Yang #define CONFIG_CMD_EEPROM
66614aa71e6SLi Yang #define CONFIG_SYS_I2C_MULTI_EEPROMS
66714aa71e6SLi Yang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
66814aa71e6SLi Yang #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
66914aa71e6SLi Yang #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
67014aa71e6SLi Yang 
67114aa71e6SLi Yang /*
67214aa71e6SLi Yang  * eSPI - Enhanced SPI
67314aa71e6SLi Yang  */
67414aa71e6SLi Yang #define CONFIG_HARD_SPI
67514aa71e6SLi Yang #define CONFIG_FSL_ESPI
67614aa71e6SLi Yang 
67714aa71e6SLi Yang #if defined(CONFIG_SPI_FLASH)
67814aa71e6SLi Yang #define CONFIG_SPI_FLASH_SPANSION
67914aa71e6SLi Yang #define CONFIG_CMD_SF
68014aa71e6SLi Yang #define CONFIG_SF_DEFAULT_SPEED	10000000
68114aa71e6SLi Yang #define CONFIG_SF_DEFAULT_MODE	0
68214aa71e6SLi Yang #endif
68314aa71e6SLi Yang 
68414aa71e6SLi Yang #if defined(CONFIG_PCI)
68514aa71e6SLi Yang /*
68614aa71e6SLi Yang  * General PCI
68714aa71e6SLi Yang  * Memory space is mapped 1-1, but I/O space must start from 0.
68814aa71e6SLi Yang  */
68914aa71e6SLi Yang 
69014aa71e6SLi Yang /* controller 2, direct to uli, tgtid 2, Base address 9000 */
69114aa71e6SLi Yang #define CONFIG_SYS_PCIE2_NAME		"PCIe SLOT"
69214aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
69314aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
69414aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_BUS	0xc0000000
69514aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
69614aa71e6SLi Yang #else
69714aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
69814aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
69914aa71e6SLi Yang #endif
70014aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
70114aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
70214aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
70314aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
70414aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc10000ull
70514aa71e6SLi Yang #else
70614aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
70714aa71e6SLi Yang #endif
70814aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
70914aa71e6SLi Yang 
71014aa71e6SLi Yang /* controller 1, Slot 2, tgtid 1, Base address a000 */
71114aa71e6SLi Yang #define CONFIG_SYS_PCIE1_NAME		"mini PCIe SLOT"
71214aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
71314aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
71414aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
71514aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
71614aa71e6SLi Yang #else
71714aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
71814aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
71914aa71e6SLi Yang #endif
72014aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
72114aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
72214aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
72314aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
72414aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc00000ull
72514aa71e6SLi Yang #else
72614aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc00000
72714aa71e6SLi Yang #endif
72814aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
72914aa71e6SLi Yang 
73014aa71e6SLi Yang #define CONFIG_PCI_PNP	/* do pci plug-and-play */
73114aa71e6SLi Yang #define CONFIG_E1000	/* Defind e1000 pci Ethernet card*/
73214aa71e6SLi Yang #define CONFIG_CMD_PCI
73314aa71e6SLi Yang #define CONFIG_CMD_NET
73414aa71e6SLi Yang 
73514aa71e6SLi Yang #define CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
73614aa71e6SLi Yang #define CONFIG_DOS_PARTITION
73714aa71e6SLi Yang #endif /* CONFIG_PCI */
73814aa71e6SLi Yang 
73914aa71e6SLi Yang #if defined(CONFIG_TSEC_ENET)
74014aa71e6SLi Yang #define CONFIG_MII		/* MII PHY management */
74114aa71e6SLi Yang #define CONFIG_TSEC1
74214aa71e6SLi Yang #define CONFIG_TSEC1_NAME	"eTSEC1"
74314aa71e6SLi Yang #define CONFIG_TSEC2
74414aa71e6SLi Yang #define CONFIG_TSEC2_NAME	"eTSEC2"
74514aa71e6SLi Yang #define CONFIG_TSEC3
74614aa71e6SLi Yang #define CONFIG_TSEC3_NAME	"eTSEC3"
74714aa71e6SLi Yang 
74814aa71e6SLi Yang #define TSEC1_PHY_ADDR	2
74914aa71e6SLi Yang #define TSEC2_PHY_ADDR	0
75014aa71e6SLi Yang #define TSEC3_PHY_ADDR	1
75114aa71e6SLi Yang 
75214aa71e6SLi Yang #define TSEC1_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
75314aa71e6SLi Yang #define TSEC2_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
75414aa71e6SLi Yang #define TSEC3_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
75514aa71e6SLi Yang 
75614aa71e6SLi Yang #define TSEC1_PHYIDX	0
75714aa71e6SLi Yang #define TSEC2_PHYIDX	0
75814aa71e6SLi Yang #define TSEC3_PHYIDX	0
75914aa71e6SLi Yang 
76014aa71e6SLi Yang #define CONFIG_ETHPRIME	"eTSEC1"
76114aa71e6SLi Yang 
76214aa71e6SLi Yang #define CONFIG_PHY_GIGE	1	/* Include GbE speed/duplex detection */
76314aa71e6SLi Yang 
76414aa71e6SLi Yang #define CONFIG_HAS_ETH0
76514aa71e6SLi Yang #define CONFIG_HAS_ETH1
76614aa71e6SLi Yang #define CONFIG_HAS_ETH2
76714aa71e6SLi Yang #endif /* CONFIG_TSEC_ENET */
76814aa71e6SLi Yang 
76914aa71e6SLi Yang #ifdef CONFIG_QE
77014aa71e6SLi Yang /* QE microcode/firmware address */
771f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
772f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR	0xefec0000
773f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
77414aa71e6SLi Yang #endif /* CONFIG_QE */
77514aa71e6SLi Yang 
77614aa71e6SLi Yang #ifdef CONFIG_P1025RDB
77714aa71e6SLi Yang /*
77814aa71e6SLi Yang  * QE UEC ethernet configuration
77914aa71e6SLi Yang  */
78014aa71e6SLi Yang #define CONFIG_MIIM_ADDRESS	(CONFIG_SYS_CCSRBAR + 0x82120)
78114aa71e6SLi Yang 
78214aa71e6SLi Yang #undef CONFIG_UEC_ETH
78314aa71e6SLi Yang #define CONFIG_PHY_MODE_NEED_CHANGE
78414aa71e6SLi Yang 
78514aa71e6SLi Yang #define CONFIG_UEC_ETH1	/* ETH1 */
78614aa71e6SLi Yang #define CONFIG_HAS_ETH0
78714aa71e6SLi Yang 
78814aa71e6SLi Yang #ifdef CONFIG_UEC_ETH1
78914aa71e6SLi Yang #define CONFIG_SYS_UEC1_UCC_NUM	0	/* UCC1 */
79014aa71e6SLi Yang #define CONFIG_SYS_UEC1_RX_CLK	QE_CLK12 /* CLK12 for MII */
79114aa71e6SLi Yang #define CONFIG_SYS_UEC1_TX_CLK	QE_CLK9 /* CLK9 for MII */
79214aa71e6SLi Yang #define CONFIG_SYS_UEC1_ETH_TYPE	FAST_ETH
79314aa71e6SLi Yang #define CONFIG_SYS_UEC1_PHY_ADDR	0x0	/* 0x0 for MII */
79414aa71e6SLi Yang #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
79514aa71e6SLi Yang #define CONFIG_SYS_UEC1_INTERFACE_SPEED	100
79614aa71e6SLi Yang #endif /* CONFIG_UEC_ETH1 */
79714aa71e6SLi Yang 
79814aa71e6SLi Yang #define CONFIG_UEC_ETH5	/* ETH5 */
79914aa71e6SLi Yang #define CONFIG_HAS_ETH1
80014aa71e6SLi Yang 
80114aa71e6SLi Yang #ifdef CONFIG_UEC_ETH5
80214aa71e6SLi Yang #define CONFIG_SYS_UEC5_UCC_NUM	4	/* UCC5 */
80314aa71e6SLi Yang #define CONFIG_SYS_UEC5_RX_CLK	QE_CLK_NONE
80414aa71e6SLi Yang #define CONFIG_SYS_UEC5_TX_CLK	QE_CLK13 /* CLK 13 for RMII */
80514aa71e6SLi Yang #define CONFIG_SYS_UEC5_ETH_TYPE	FAST_ETH
80614aa71e6SLi Yang #define CONFIG_SYS_UEC5_PHY_ADDR	0x3	/* 0x3 for RMII */
80714aa71e6SLi Yang #define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
80814aa71e6SLi Yang #define CONFIG_SYS_UEC5_INTERFACE_SPEED	100
80914aa71e6SLi Yang #endif /* CONFIG_UEC_ETH5 */
81014aa71e6SLi Yang #endif /* CONFIG_P1025RDB */
81114aa71e6SLi Yang 
81214aa71e6SLi Yang /*
81314aa71e6SLi Yang  * Environment
81414aa71e6SLi Yang  */
815d34e5624SYing Zhang #ifdef CONFIG_SPIFLASH
81614aa71e6SLi Yang #define CONFIG_ENV_IS_IN_SPI_FLASH
81714aa71e6SLi Yang #define CONFIG_ENV_SPI_BUS	0
81814aa71e6SLi Yang #define CONFIG_ENV_SPI_CS	0
81914aa71e6SLi Yang #define CONFIG_ENV_SPI_MAX_HZ	10000000
82014aa71e6SLi Yang #define CONFIG_ENV_SPI_MODE	0
82114aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000	/* 8KB */
82214aa71e6SLi Yang #define CONFIG_ENV_OFFSET	0x100000	/* 1MB */
82314aa71e6SLi Yang #define CONFIG_ENV_SECT_SIZE	0x10000
8243e6e6983SYing Zhang #elif defined(CONFIG_SDCARD)
82514aa71e6SLi Yang #define CONFIG_ENV_IS_IN_MMC
8264394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION
82714aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000
82814aa71e6SLi Yang #define CONFIG_SYS_MMC_ENV_DEV	0
829a796e72cSScott Wood #elif defined(CONFIG_NAND)
830*62c6ef33SYing Zhang #ifdef CONFIG_TPL_BUILD
831*62c6ef33SYing Zhang #define CONFIG_ENV_SIZE		0x2000
832*62c6ef33SYing Zhang #define CONFIG_ENV_ADDR		(CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
833*62c6ef33SYing Zhang #else
83414aa71e6SLi Yang #define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
835*62c6ef33SYing Zhang #endif
836*62c6ef33SYing Zhang #define CONFIG_ENV_IS_IN_NAND
837*62c6ef33SYing Zhang #define CONFIG_ENV_OFFSET	(1024 * 1024)
83814aa71e6SLi Yang #define CONFIG_ENV_RANGE	(3 * CONFIG_ENV_SIZE)
839a796e72cSScott Wood #elif defined(CONFIG_SYS_RAMBOOT)
84014aa71e6SLi Yang #define CONFIG_ENV_IS_NOWHERE	/* Store ENV in memory only */
84114aa71e6SLi Yang #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
84214aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000
84314aa71e6SLi Yang #else
84414aa71e6SLi Yang #define CONFIG_ENV_IS_IN_FLASH
84514aa71e6SLi Yang #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
84614aa71e6SLi Yang #define CONFIG_ENV_ADDR	0xfff80000
84714aa71e6SLi Yang #else
84814aa71e6SLi Yang #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
84914aa71e6SLi Yang #endif
85014aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000
85114aa71e6SLi Yang #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
85214aa71e6SLi Yang #endif
85314aa71e6SLi Yang 
85414aa71e6SLi Yang #define CONFIG_LOADS_ECHO		/* echo on for serial download */
85514aa71e6SLi Yang #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
85614aa71e6SLi Yang 
85714aa71e6SLi Yang /*
85814aa71e6SLi Yang  * Command line configuration.
85914aa71e6SLi Yang  */
86014aa71e6SLi Yang #include <config_cmd_default.h>
86114aa71e6SLi Yang 
86214aa71e6SLi Yang #define CONFIG_CMD_IRQ
86314aa71e6SLi Yang #define CONFIG_CMD_PING
86414aa71e6SLi Yang #define CONFIG_CMD_I2C
86514aa71e6SLi Yang #define CONFIG_CMD_MII
86614aa71e6SLi Yang #define CONFIG_CMD_DATE
86714aa71e6SLi Yang #define CONFIG_CMD_ELF
86814aa71e6SLi Yang #define CONFIG_CMD_SETEXPR
86914aa71e6SLi Yang #define CONFIG_CMD_REGINFO
87014aa71e6SLi Yang 
87114aa71e6SLi Yang /*
87214aa71e6SLi Yang  * USB
87314aa71e6SLi Yang  */
87414aa71e6SLi Yang #define CONFIG_HAS_FSL_DR_USB
87514aa71e6SLi Yang 
87614aa71e6SLi Yang #if defined(CONFIG_HAS_FSL_DR_USB)
87714aa71e6SLi Yang #define CONFIG_USB_EHCI
87814aa71e6SLi Yang 
87914aa71e6SLi Yang #ifdef CONFIG_USB_EHCI
88014aa71e6SLi Yang #define CONFIG_CMD_USB
88114aa71e6SLi Yang #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
88214aa71e6SLi Yang #define CONFIG_USB_EHCI_FSL
88314aa71e6SLi Yang #define CONFIG_USB_STORAGE
88414aa71e6SLi Yang #endif
88514aa71e6SLi Yang #endif
88614aa71e6SLi Yang 
88714aa71e6SLi Yang #define CONFIG_MMC
88814aa71e6SLi Yang 
88914aa71e6SLi Yang #ifdef CONFIG_MMC
89014aa71e6SLi Yang #define CONFIG_FSL_ESDHC
89114aa71e6SLi Yang #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
89214aa71e6SLi Yang #define CONFIG_CMD_MMC
89314aa71e6SLi Yang #define CONFIG_GENERIC_MMC
89414aa71e6SLi Yang #endif
89514aa71e6SLi Yang 
89614aa71e6SLi Yang #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) \
89714aa71e6SLi Yang 		 || defined(CONFIG_FSL_SATA)
89814aa71e6SLi Yang #define CONFIG_CMD_EXT2
89914aa71e6SLi Yang #define CONFIG_CMD_FAT
90014aa71e6SLi Yang #define CONFIG_DOS_PARTITION
90114aa71e6SLi Yang #endif
90214aa71e6SLi Yang 
90314aa71e6SLi Yang #undef CONFIG_WATCHDOG	/* watchdog disabled */
90414aa71e6SLi Yang 
90514aa71e6SLi Yang /*
90614aa71e6SLi Yang  * Miscellaneous configurable options
90714aa71e6SLi Yang  */
90814aa71e6SLi Yang #define CONFIG_SYS_LONGHELP			/* undef to save memory */
90914aa71e6SLi Yang #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
91014aa71e6SLi Yang #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
91114aa71e6SLi Yang #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
91214aa71e6SLi Yang #if defined(CONFIG_CMD_KGDB)
91314aa71e6SLi Yang #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
91414aa71e6SLi Yang #else
91514aa71e6SLi Yang #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
91614aa71e6SLi Yang #endif
91714aa71e6SLi Yang #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
91814aa71e6SLi Yang 	/* Print Buffer Size */
91914aa71e6SLi Yang #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
92014aa71e6SLi Yang #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
92114aa71e6SLi Yang #define CONFIG_SYS_HZ		1000	/* decrementer freq: 1ms tick */
92214aa71e6SLi Yang 
92314aa71e6SLi Yang /*
92414aa71e6SLi Yang  * For booting Linux, the board info and command line data
92514aa71e6SLi Yang  * have to be in the first 64 MB of memory, since this is
92614aa71e6SLi Yang  * the maximum mapped by the Linux kernel during initialization.
92714aa71e6SLi Yang  */
92814aa71e6SLi Yang #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory for Linux*/
92914aa71e6SLi Yang #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
93014aa71e6SLi Yang 
93114aa71e6SLi Yang #if defined(CONFIG_CMD_KGDB)
93214aa71e6SLi Yang #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
93314aa71e6SLi Yang #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
93414aa71e6SLi Yang #endif
93514aa71e6SLi Yang 
93614aa71e6SLi Yang /*
93714aa71e6SLi Yang  * Environment Configuration
93814aa71e6SLi Yang  */
93914aa71e6SLi Yang #define CONFIG_HOSTNAME		unknown
9408b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
941b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
94214aa71e6SLi Yang #define CONFIG_UBOOTPATH	u-boot.bin /* U-Boot image on TFTP server */
94314aa71e6SLi Yang 
94414aa71e6SLi Yang /* default location for tftp and bootm */
94514aa71e6SLi Yang #define CONFIG_LOADADDR	1000000
94614aa71e6SLi Yang 
94714aa71e6SLi Yang #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
94814aa71e6SLi Yang #define CONFIG_BOOTARGS	/* the boot command will set bootargs */
94914aa71e6SLi Yang 
95014aa71e6SLi Yang #define CONFIG_BAUDRATE	115200
95114aa71e6SLi Yang 
95214aa71e6SLi Yang #ifdef __SW_BOOT_NOR
95314aa71e6SLi Yang #define __NOR_RST_CMD	\
95414aa71e6SLi Yang norboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NOR 1; \
95514aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
95614aa71e6SLi Yang #endif
95714aa71e6SLi Yang #ifdef __SW_BOOT_SPI
95814aa71e6SLi Yang #define __SPI_RST_CMD	\
95914aa71e6SLi Yang spiboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SPI 1; \
96014aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
96114aa71e6SLi Yang #endif
96214aa71e6SLi Yang #ifdef __SW_BOOT_SD
96314aa71e6SLi Yang #define __SD_RST_CMD	\
96414aa71e6SLi Yang sdboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SD 1; \
96514aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
96614aa71e6SLi Yang #endif
96714aa71e6SLi Yang #ifdef __SW_BOOT_NAND
96814aa71e6SLi Yang #define __NAND_RST_CMD	\
96914aa71e6SLi Yang nandboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NAND 1; \
97014aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
97114aa71e6SLi Yang #endif
97214aa71e6SLi Yang #ifdef __SW_BOOT_PCIE
97314aa71e6SLi Yang #define __PCIE_RST_CMD	\
97414aa71e6SLi Yang pciboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_PCIE 1; \
97514aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
97614aa71e6SLi Yang #endif
97714aa71e6SLi Yang 
97814aa71e6SLi Yang #define	CONFIG_EXTRA_ENV_SETTINGS	\
97914aa71e6SLi Yang "netdev=eth0\0"	\
9805368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"	\
98114aa71e6SLi Yang "loadaddr=1000000\0"	\
98214aa71e6SLi Yang "bootfile=uImage\0"	\
98314aa71e6SLi Yang "tftpflash=tftpboot $loadaddr $uboot; "	\
9845368c55dSMarek Vasut 	"protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
9855368c55dSMarek Vasut 	"erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
9865368c55dSMarek Vasut 	"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
9875368c55dSMarek Vasut 	"protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
9885368c55dSMarek Vasut 	"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
98914aa71e6SLi Yang "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"    \
99014aa71e6SLi Yang "consoledev=ttyS0\0"	\
99114aa71e6SLi Yang "ramdiskaddr=2000000\0"	\
99214aa71e6SLi Yang "ramdiskfile=rootfs.ext2.gz.uboot\0"	\
99314aa71e6SLi Yang "fdtaddr=c00000\0"	\
99414aa71e6SLi Yang "bdev=sda1\0" \
99514aa71e6SLi Yang "jffs2nor=mtdblock3\0"	\
99614aa71e6SLi Yang "norbootaddr=ef080000\0"	\
99714aa71e6SLi Yang "norfdtaddr=ef040000\0"	\
99814aa71e6SLi Yang "jffs2nand=mtdblock9\0"	\
99914aa71e6SLi Yang "nandbootaddr=100000\0"	\
100014aa71e6SLi Yang "nandfdtaddr=80000\0"		\
100114aa71e6SLi Yang "ramdisk_size=120000\0"	\
100214aa71e6SLi Yang "map_lowernorbank=i2c dev 1; i2c mw 18 1 02 1; i2c mw 18 3 fd 1\0" \
100314aa71e6SLi Yang "map_uppernorbank=i2c dev 1; i2c mw 18 1 00 1; i2c mw 18 3 fd 1\0" \
10045368c55dSMarek Vasut __stringify(__NOR_RST_CMD)"\0" \
10055368c55dSMarek Vasut __stringify(__SPI_RST_CMD)"\0" \
10065368c55dSMarek Vasut __stringify(__SD_RST_CMD)"\0" \
10075368c55dSMarek Vasut __stringify(__NAND_RST_CMD)"\0" \
10085368c55dSMarek Vasut __stringify(__PCIE_RST_CMD)"\0"
100914aa71e6SLi Yang 
101014aa71e6SLi Yang #define CONFIG_NFSBOOTCOMMAND	\
101114aa71e6SLi Yang "setenv bootargs root=/dev/nfs rw "	\
101214aa71e6SLi Yang "nfsroot=$serverip:$rootpath "	\
101314aa71e6SLi Yang "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
101414aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs;" \
101514aa71e6SLi Yang "tftp $loadaddr $bootfile;"	\
101614aa71e6SLi Yang "tftp $fdtaddr $fdtfile;"	\
101714aa71e6SLi Yang "bootm $loadaddr - $fdtaddr"
101814aa71e6SLi Yang 
101914aa71e6SLi Yang #define CONFIG_HDBOOT	\
102014aa71e6SLi Yang "setenv bootargs root=/dev/$bdev rw rootdelay=30 "	\
102114aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs;" \
102214aa71e6SLi Yang "usb start;"	\
102314aa71e6SLi Yang "ext2load usb 0:1 $loadaddr /boot/$bootfile;"	\
102414aa71e6SLi Yang "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;"	\
102514aa71e6SLi Yang "bootm $loadaddr - $fdtaddr"
102614aa71e6SLi Yang 
102714aa71e6SLi Yang #define CONFIG_USB_FAT_BOOT	\
102814aa71e6SLi Yang "setenv bootargs root=/dev/ram rw "	\
102914aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs " \
103014aa71e6SLi Yang "ramdisk_size=$ramdisk_size;"	\
103114aa71e6SLi Yang "usb start;"	\
103214aa71e6SLi Yang "fatload usb 0:2 $loadaddr $bootfile;"	\
103314aa71e6SLi Yang "fatload usb 0:2 $fdtaddr $fdtfile;"	\
103414aa71e6SLi Yang "fatload usb 0:2 $ramdiskaddr $ramdiskfile;"	\
103514aa71e6SLi Yang "bootm $loadaddr $ramdiskaddr $fdtaddr"
103614aa71e6SLi Yang 
103714aa71e6SLi Yang #define CONFIG_USB_EXT2_BOOT	\
103814aa71e6SLi Yang "setenv bootargs root=/dev/ram rw "	\
103914aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs " \
104014aa71e6SLi Yang "ramdisk_size=$ramdisk_size;"	\
104114aa71e6SLi Yang "usb start;"	\
104214aa71e6SLi Yang "ext2load usb 0:4 $loadaddr $bootfile;"	\
104314aa71e6SLi Yang "ext2load usb 0:4 $fdtaddr $fdtfile;" \
104414aa71e6SLi Yang "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
104514aa71e6SLi Yang "bootm $loadaddr $ramdiskaddr $fdtaddr"
104614aa71e6SLi Yang 
104714aa71e6SLi Yang #define CONFIG_NORBOOT	\
104814aa71e6SLi Yang "setenv bootargs root=/dev/$jffs2nor rw "	\
104914aa71e6SLi Yang "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;"	\
105014aa71e6SLi Yang "bootm $norbootaddr - $norfdtaddr"
105114aa71e6SLi Yang 
105214aa71e6SLi Yang #define CONFIG_RAMBOOTCOMMAND	\
105314aa71e6SLi Yang "setenv bootargs root=/dev/ram rw "	\
105414aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs " \
105514aa71e6SLi Yang "ramdisk_size=$ramdisk_size;"	\
105614aa71e6SLi Yang "tftp $ramdiskaddr $ramdiskfile;"	\
105714aa71e6SLi Yang "tftp $loadaddr $bootfile;"	\
105814aa71e6SLi Yang "tftp $fdtaddr $fdtfile;"	\
105914aa71e6SLi Yang "bootm $loadaddr $ramdiskaddr $fdtaddr"
106014aa71e6SLi Yang 
106114aa71e6SLi Yang #define CONFIG_BOOTCOMMAND	CONFIG_HDBOOT
106214aa71e6SLi Yang 
106314aa71e6SLi Yang #endif /* __CONFIG_H */
1064