xref: /rk3399_rockchip-uboot/include/configs/p1_p2_rdb_pc.h (revision 3e6e69834a31055054b7e5bf5b1ff91c619120e8)
114aa71e6SLi Yang /*
214aa71e6SLi Yang  * Copyright 2010-2011 Freescale Semiconductor, Inc.
314aa71e6SLi Yang  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
514aa71e6SLi Yang  */
614aa71e6SLi Yang 
714aa71e6SLi Yang /*
814aa71e6SLi Yang  * QorIQ RDB boards configuration file
914aa71e6SLi Yang  */
1014aa71e6SLi Yang #ifndef __CONFIG_H
1114aa71e6SLi Yang #define __CONFIG_H
1214aa71e6SLi Yang 
1314aa71e6SLi Yang #ifdef CONFIG_36BIT
1414aa71e6SLi Yang #define CONFIG_PHYS_64BIT
1514aa71e6SLi Yang #endif
1614aa71e6SLi Yang 
1714aa71e6SLi Yang #if defined(CONFIG_P1020MBG)
18e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1020MBG-PC"
1914aa71e6SLi Yang #define CONFIG_P1020
2014aa71e6SLi Yang #define CONFIG_VSC7385_ENET
2114aa71e6SLi Yang #define CONFIG_SLIC
2214aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
2314aa71e6SLi Yang #define __SW_BOOT_NOR		0xe4
2414aa71e6SLi Yang #define __SW_BOOT_SD		0x54
2513d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
2614aa71e6SLi Yang #endif
2714aa71e6SLi Yang 
2814aa71e6SLi Yang #if defined(CONFIG_P1020UTM)
29e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1020UTM-PC"
3014aa71e6SLi Yang #define CONFIG_P1020
3114aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
3214aa71e6SLi Yang #define __SW_BOOT_NOR		0xe0
3314aa71e6SLi Yang #define __SW_BOOT_SD		0x50
3413d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
3514aa71e6SLi Yang #endif
3614aa71e6SLi Yang 
3745fdb627SHaijun.Zhang #if defined(CONFIG_P1020RDB_PC)
38e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1020RDB-PC"
3914aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
4014aa71e6SLi Yang #define CONFIG_P1020
4114aa71e6SLi Yang #define CONFIG_SPI_FLASH
4214aa71e6SLi Yang #define CONFIG_VSC7385_ENET
4314aa71e6SLi Yang #define CONFIG_SLIC
4414aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
4514aa71e6SLi Yang #define __SW_BOOT_NOR		0x5c
4614aa71e6SLi Yang #define __SW_BOOT_SPI		0x1c
4714aa71e6SLi Yang #define __SW_BOOT_SD		0x9c
4814aa71e6SLi Yang #define __SW_BOOT_NAND		0xec
4914aa71e6SLi Yang #define __SW_BOOT_PCIE		0x6c
5013d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
5114aa71e6SLi Yang #endif
5214aa71e6SLi Yang 
5345fdb627SHaijun.Zhang /*
5445fdb627SHaijun.Zhang  * P1020RDB-PD board has user selectable switches for evaluating different
5545fdb627SHaijun.Zhang  * frequency and boot options for the P1020 device. The table that
5645fdb627SHaijun.Zhang  * follow describe the available options. The front six binary number was in
5745fdb627SHaijun.Zhang  * accordance with SW3[1:6].
5845fdb627SHaijun.Zhang  * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off
5945fdb627SHaijun.Zhang  * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off
6045fdb627SHaijun.Zhang  * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off
6145fdb627SHaijun.Zhang  * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off
6245fdb627SHaijun.Zhang  * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off
6345fdb627SHaijun.Zhang  * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off
6445fdb627SHaijun.Zhang  * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off
6545fdb627SHaijun.Zhang  */
6645fdb627SHaijun.Zhang #if defined(CONFIG_P1020RDB_PD)
6745fdb627SHaijun.Zhang #define CONFIG_BOARDNAME "P1020RDB-PD"
6845fdb627SHaijun.Zhang #define CONFIG_NAND_FSL_ELBC
6945fdb627SHaijun.Zhang #define CONFIG_P1020
7045fdb627SHaijun.Zhang #define CONFIG_SPI_FLASH
7145fdb627SHaijun.Zhang #define CONFIG_VSC7385_ENET
7245fdb627SHaijun.Zhang #define CONFIG_SLIC
7345fdb627SHaijun.Zhang #define __SW_BOOT_MASK		0x03
7445fdb627SHaijun.Zhang #define __SW_BOOT_NOR		0x64
7545fdb627SHaijun.Zhang #define __SW_BOOT_SPI		0x34
7645fdb627SHaijun.Zhang #define __SW_BOOT_SD		0x24
7745fdb627SHaijun.Zhang #define __SW_BOOT_NAND		0x44
7845fdb627SHaijun.Zhang #define __SW_BOOT_PCIE		0x74
7945fdb627SHaijun.Zhang #define CONFIG_SYS_L2_SIZE	(256 << 10)
8045fdb627SHaijun.Zhang #endif
8145fdb627SHaijun.Zhang 
8214aa71e6SLi Yang #if defined(CONFIG_P1021RDB)
83e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1021RDB-PC"
8414aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
8514aa71e6SLi Yang #define CONFIG_P1021
8614aa71e6SLi Yang #define CONFIG_QE
8714aa71e6SLi Yang #define CONFIG_SPI_FLASH
8814aa71e6SLi Yang #define CONFIG_VSC7385_ENET
8914aa71e6SLi Yang #define CONFIG_SYS_LBC_LBCR	0x00080000	/* Implement conversion of
9014aa71e6SLi Yang 						addresses in the LBC */
9114aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
9214aa71e6SLi Yang #define __SW_BOOT_NOR		0x5c
9314aa71e6SLi Yang #define __SW_BOOT_SPI		0x1c
9414aa71e6SLi Yang #define __SW_BOOT_SD		0x9c
9514aa71e6SLi Yang #define __SW_BOOT_NAND		0xec
9614aa71e6SLi Yang #define __SW_BOOT_PCIE		0x6c
9713d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
9814aa71e6SLi Yang #endif
9914aa71e6SLi Yang 
10014aa71e6SLi Yang #if defined(CONFIG_P1024RDB)
10114aa71e6SLi Yang #define CONFIG_BOARDNAME "P1024RDB"
10214aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
10314aa71e6SLi Yang #define CONFIG_P1024
10414aa71e6SLi Yang #define CONFIG_SLIC
10514aa71e6SLi Yang #define CONFIG_SPI_FLASH
10614aa71e6SLi Yang #define __SW_BOOT_MASK		0xf3
10714aa71e6SLi Yang #define __SW_BOOT_NOR		0x00
10814aa71e6SLi Yang #define __SW_BOOT_SPI		0x08
10914aa71e6SLi Yang #define __SW_BOOT_SD		0x04
11014aa71e6SLi Yang #define __SW_BOOT_NAND		0x0c
11113d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
11214aa71e6SLi Yang #endif
11314aa71e6SLi Yang 
11414aa71e6SLi Yang #if defined(CONFIG_P1025RDB)
11514aa71e6SLi Yang #define CONFIG_BOARDNAME "P1025RDB"
11614aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
11714aa71e6SLi Yang #define CONFIG_P1025
11814aa71e6SLi Yang #define CONFIG_QE
11914aa71e6SLi Yang #define CONFIG_SLIC
12014aa71e6SLi Yang #define CONFIG_SPI_FLASH
12114aa71e6SLi Yang 
12214aa71e6SLi Yang #define CONFIG_SYS_LBC_LBCR	0x00080000	/* Implement conversion of
12314aa71e6SLi Yang 						addresses in the LBC */
12414aa71e6SLi Yang #define __SW_BOOT_MASK		0xf3
12514aa71e6SLi Yang #define __SW_BOOT_NOR		0x00
12614aa71e6SLi Yang #define __SW_BOOT_SPI		0x08
12714aa71e6SLi Yang #define __SW_BOOT_SD		0x04
12814aa71e6SLi Yang #define __SW_BOOT_NAND		0x0c
12913d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
13014aa71e6SLi Yang #endif
13114aa71e6SLi Yang 
13214aa71e6SLi Yang #if defined(CONFIG_P2020RDB)
133e2c91b95SScott Wood #define CONFIG_BOARDNAME "P2020RDB-PCA"
13414aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
13514aa71e6SLi Yang #define CONFIG_P2020
13614aa71e6SLi Yang #define CONFIG_SPI_FLASH
13714aa71e6SLi Yang #define CONFIG_VSC7385_ENET
13814aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
13914aa71e6SLi Yang #define __SW_BOOT_NOR		0xc8
14014aa71e6SLi Yang #define __SW_BOOT_SPI		0x28
14114aa71e6SLi Yang #define __SW_BOOT_SD		0x68 /* or 0x18 */
14214aa71e6SLi Yang #define __SW_BOOT_NAND		0xe8
14314aa71e6SLi Yang #define __SW_BOOT_PCIE		0xa8
14413d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(512 << 10)
14513d1143fSScott Wood #endif
14613d1143fSScott Wood 
14714aa71e6SLi Yang #ifdef CONFIG_SDCARD
148*3e6e6983SYing Zhang #define CONFIG_SPL
149*3e6e6983SYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
150*3e6e6983SYing Zhang #define CONFIG_SPL_ENV_SUPPORT
151*3e6e6983SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT
152*3e6e6983SYing Zhang #define CONFIG_SPL_MMC_SUPPORT
153*3e6e6983SYing Zhang #define CONFIG_SPL_MMC_MINIMAL
154*3e6e6983SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
155*3e6e6983SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
156*3e6e6983SYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT
157*3e6e6983SYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT
158*3e6e6983SYing Zhang #define CONFIG_SPL_I2C_SUPPORT
159*3e6e6983SYing Zhang #define CONFIG_FSL_LAW                 /* Use common FSL init code */
160*3e6e6983SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
161*3e6e6983SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
162*3e6e6983SYing Zhang #define CONFIG_SPL_PAD_TO		0x18000
163*3e6e6983SYing Zhang #define CONFIG_SPL_MAX_SIZE		(96 * 1024)
164*3e6e6983SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_SIZE	(512 << 10)
165*3e6e6983SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_DST	(0x11000000)
166*3e6e6983SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_START	(0x11000000)
167*3e6e6983SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_OFFS	(96 << 10)
168*3e6e6983SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
169*3e6e6983SYing Zhang #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
170*3e6e6983SYing Zhang #define CONFIG_SPL_MMC_BOOT
171*3e6e6983SYing Zhang #ifdef CONFIG_SPL_BUILD
172*3e6e6983SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
173*3e6e6983SYing Zhang #endif
17414aa71e6SLi Yang #endif
17514aa71e6SLi Yang 
17614aa71e6SLi Yang #ifdef CONFIG_SPIFLASH
17714aa71e6SLi Yang #define CONFIG_RAMBOOT_SPIFLASH
17814aa71e6SLi Yang #define CONFIG_SYS_RAMBOOT
17914aa71e6SLi Yang #define CONFIG_SYS_EXTRA_ENV_RELOC
18014aa71e6SLi Yang #define CONFIG_SYS_TEXT_BASE		0x11000000
18114aa71e6SLi Yang #define CONFIG_RESET_VECTOR_ADDRESS	0x1107fffc
18214aa71e6SLi Yang #endif
18314aa71e6SLi Yang 
184a796e72cSScott Wood #ifdef CONFIG_NAND
185a796e72cSScott Wood #define CONFIG_SPL
186a796e72cSScott Wood #define CONFIG_SPL_INIT_MINIMAL
187a796e72cSScott Wood #define CONFIG_SPL_SERIAL_SUPPORT
188a796e72cSScott Wood #define CONFIG_SPL_NAND_SUPPORT
189a796e72cSScott Wood #define CONFIG_SPL_FLUSH_IMAGE
190a796e72cSScott Wood #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
191a796e72cSScott Wood 
192a796e72cSScott Wood #define CONFIG_SPL_TEXT_BASE		0xfffff000
1936113d3f2SBenoît Thébaudeau #define CONFIG_SPL_MAX_SIZE		4096
19413d1143fSScott Wood 
19513d1143fSScott Wood #ifdef CONFIG_SYS_INIT_L2_ADDR
19613d1143fSScott Wood /* We multiply CONFIG_SPL_MAX_SIZE by two to leave some room for BSS. */
19713d1143fSScott Wood #define CONFIG_SYS_TEXT_BASE		0xf8f82000
19813d1143fSScott Wood #define CONFIG_SPL_RELOC_TEXT_BASE	\
19913d1143fSScott Wood 	(CONFIG_SYS_INIT_L2_END - CONFIG_SPL_MAX_SIZE * 2)
20013d1143fSScott Wood #define CONFIG_SPL_RELOC_STACK		\
20113d1143fSScott Wood 	(CONFIG_SYS_INIT_L2_END - CONFIG_SPL_MAX_SIZE * 2)
20213d1143fSScott Wood #define CONFIG_SYS_NAND_U_BOOT_DST	(CONFIG_SYS_INIT_L2_ADDR)
20313d1143fSScott Wood #define CONFIG_SYS_NAND_U_BOOT_START	\
20413d1143fSScott Wood 	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SPL_MAX_SIZE)
20513d1143fSScott Wood #else
20613d1143fSScott Wood #define CONFIG_SYS_TEXT_BASE		0x00201000
207a796e72cSScott Wood #define CONFIG_SPL_RELOC_TEXT_BASE	0x00100000
208a796e72cSScott Wood #define CONFIG_SPL_RELOC_STACK		0x00100000
209a796e72cSScott Wood #define CONFIG_SYS_NAND_U_BOOT_DST	(0x00200000 - CONFIG_SPL_MAX_SIZE)
210a796e72cSScott Wood #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
21113d1143fSScott Wood #endif
21213d1143fSScott Wood 
21313d1143fSScott Wood #define CONFIG_SYS_NAND_U_BOOT_SIZE	((512 << 10) - 0x2000)
214a796e72cSScott Wood #define CONFIG_SYS_NAND_U_BOOT_OFFS	0
215a796e72cSScott Wood #define CONFIG_SYS_LDSCRIPT		"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
21614aa71e6SLi Yang #endif
21714aa71e6SLi Yang 
21814aa71e6SLi Yang #ifndef CONFIG_SYS_TEXT_BASE
21914aa71e6SLi Yang #define CONFIG_SYS_TEXT_BASE		0xeff80000
22014aa71e6SLi Yang #endif
22114aa71e6SLi Yang 
22214aa71e6SLi Yang #ifndef CONFIG_RESET_VECTOR_ADDRESS
22314aa71e6SLi Yang #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
22414aa71e6SLi Yang #endif
22514aa71e6SLi Yang 
22614aa71e6SLi Yang #ifndef CONFIG_SYS_MONITOR_BASE
227a796e72cSScott Wood #ifdef CONFIG_SPL_BUILD
228a796e72cSScott Wood #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
229a796e72cSScott Wood #else
23014aa71e6SLi Yang #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
23114aa71e6SLi Yang #endif
232a796e72cSScott Wood #endif
23314aa71e6SLi Yang 
23414aa71e6SLi Yang /* High Level Configuration Options */
23514aa71e6SLi Yang #define CONFIG_BOOKE
23614aa71e6SLi Yang #define CONFIG_E500
23714aa71e6SLi Yang #define CONFIG_MPC85xx
23814aa71e6SLi Yang 
23914aa71e6SLi Yang #define CONFIG_MP
24014aa71e6SLi Yang 
24114aa71e6SLi Yang #define CONFIG_FSL_ELBC
24214aa71e6SLi Yang #define CONFIG_PCI
24314aa71e6SLi Yang #define CONFIG_PCIE1	/* PCIE controler 1 (slot 1) */
24414aa71e6SLi Yang #define CONFIG_PCIE2	/* PCIE controler 2 (slot 2) */
24514aa71e6SLi Yang #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
246842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE	/* indirect PCI bridge support */
24714aa71e6SLi Yang #define CONFIG_FSL_PCIE_RESET	/* need PCIe reset errata */
24814aa71e6SLi Yang #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
24914aa71e6SLi Yang 
25014aa71e6SLi Yang #define CONFIG_FSL_LAW
25114aa71e6SLi Yang #define CONFIG_TSEC_ENET	/* tsec ethernet support */
25214aa71e6SLi Yang #define CONFIG_ENV_OVERWRITE
25314aa71e6SLi Yang 
25414aa71e6SLi Yang #define CONFIG_CMD_SATA
255befb7d9fSJerry Huang #define CONFIG_SATA_SIL
25614aa71e6SLi Yang #define CONFIG_SYS_SATA_MAX_DEVICE	2
25714aa71e6SLi Yang #define CONFIG_LIBATA
25814aa71e6SLi Yang #define CONFIG_LBA48
25914aa71e6SLi Yang 
26014aa71e6SLi Yang #if defined(CONFIG_P2020RDB)
26114aa71e6SLi Yang #define CONFIG_SYS_CLK_FREQ	100000000
26214aa71e6SLi Yang #else
26314aa71e6SLi Yang #define CONFIG_SYS_CLK_FREQ	66666666
26414aa71e6SLi Yang #endif
26514aa71e6SLi Yang #define CONFIG_DDR_CLK_FREQ	66666666
26614aa71e6SLi Yang 
26714aa71e6SLi Yang #define CONFIG_HWCONFIG
26814aa71e6SLi Yang /*
26914aa71e6SLi Yang  * These can be toggled for performance analysis, otherwise use default.
27014aa71e6SLi Yang  */
27114aa71e6SLi Yang #define CONFIG_L2_CACHE
27214aa71e6SLi Yang #define CONFIG_BTB
27314aa71e6SLi Yang 
27414aa71e6SLi Yang #define CONFIG_BOARD_EARLY_INIT_F	/* Call board_pre_init */
275babb348cSTimur Tabi 
27614aa71e6SLi Yang #define CONFIG_ENABLE_36BIT_PHYS
27714aa71e6SLi Yang 
27814aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
27914aa71e6SLi Yang #define CONFIG_ADDR_MAP			1
28014aa71e6SLi Yang #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
28114aa71e6SLi Yang #endif
28214aa71e6SLi Yang 
28314aa71e6SLi Yang #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
28414aa71e6SLi Yang #define CONFIG_SYS_MEMTEST_END		0x1fffffff
28514aa71e6SLi Yang #define CONFIG_PANIC_HANG	/* do not reset board on panic */
28614aa71e6SLi Yang 
28714aa71e6SLi Yang #define CONFIG_SYS_CCSRBAR		0xffe00000
28814aa71e6SLi Yang #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
28914aa71e6SLi Yang 
29014aa71e6SLi Yang /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
29114aa71e6SLi Yang        SPL code*/
292a796e72cSScott Wood #ifdef CONFIG_SPL_BUILD
29314aa71e6SLi Yang #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
29414aa71e6SLi Yang #endif
29514aa71e6SLi Yang 
29614aa71e6SLi Yang /* DDR Setup */
29714aa71e6SLi Yang #define CONFIG_FSL_DDR3
2981ba62f10SYork Sun #define CONFIG_SYS_DDR_RAW_TIMING
29914aa71e6SLi Yang #define CONFIG_DDR_SPD
30014aa71e6SLi Yang #define CONFIG_SYS_SPD_BUS_NUM 1
30114aa71e6SLi Yang #define SPD_EEPROM_ADDRESS 0x52
3026f5e1dc5SYork Sun #undef CONFIG_FSL_DDR_INTERACTIVE
30314aa71e6SLi Yang 
30445fdb627SHaijun.Zhang #if (defined(CONFIG_P1020MBG) || defined(CONFIG_P1020RDB_PD))
30514aa71e6SLi Yang #define CONFIG_SYS_SDRAM_SIZE_LAW	LAW_SIZE_2G
30614aa71e6SLi Yang #define CONFIG_CHIP_SELECTS_PER_CTRL	2
30714aa71e6SLi Yang #else
30814aa71e6SLi Yang #define CONFIG_SYS_SDRAM_SIZE_LAW	LAW_SIZE_1G
30914aa71e6SLi Yang #define CONFIG_CHIP_SELECTS_PER_CTRL	1
31014aa71e6SLi Yang #endif
31114aa71e6SLi Yang #define CONFIG_SYS_SDRAM_SIZE		(1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
31214aa71e6SLi Yang #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
31314aa71e6SLi Yang #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
31414aa71e6SLi Yang 
31514aa71e6SLi Yang #define CONFIG_NUM_DDR_CONTROLLERS	1
31614aa71e6SLi Yang #define CONFIG_DIMM_SLOTS_PER_CTLR	1
31714aa71e6SLi Yang 
31814aa71e6SLi Yang /* Default settings for DDR3 */
31913d1143fSScott Wood #ifndef CONFIG_P2020RDB
32014aa71e6SLi Yang #define CONFIG_SYS_DDR_CS0_BNDS		0x0000003f
32114aa71e6SLi Yang #define CONFIG_SYS_DDR_CS0_CONFIG	0x80014302
32214aa71e6SLi Yang #define CONFIG_SYS_DDR_CS0_CONFIG_2	0x00000000
32314aa71e6SLi Yang #define CONFIG_SYS_DDR_CS1_BNDS		0x0040007f
32414aa71e6SLi Yang #define CONFIG_SYS_DDR_CS1_CONFIG	0x80014302
32514aa71e6SLi Yang #define CONFIG_SYS_DDR_CS1_CONFIG_2	0x00000000
32614aa71e6SLi Yang 
32714aa71e6SLi Yang #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
32814aa71e6SLi Yang #define CONFIG_SYS_DDR_INIT_ADDR	0x00000000
32914aa71e6SLi Yang #define CONFIG_SYS_DDR_INIT_EXT_ADDR	0x00000000
33014aa71e6SLi Yang #define CONFIG_SYS_DDR_MODE_CONTROL	0x00000000
33114aa71e6SLi Yang 
33214aa71e6SLi Yang #define CONFIG_SYS_DDR_ZQ_CONTROL	0x89080600
33314aa71e6SLi Yang #define CONFIG_SYS_DDR_WRLVL_CONTROL	0x8655A608
33414aa71e6SLi Yang #define CONFIG_SYS_DDR_SR_CNTR		0x00000000
33514aa71e6SLi Yang #define CONFIG_SYS_DDR_RCW_1		0x00000000
33614aa71e6SLi Yang #define CONFIG_SYS_DDR_RCW_2		0x00000000
33714aa71e6SLi Yang #define CONFIG_SYS_DDR_CONTROL		0xC70C0000	/* Type = DDR3	*/
33814aa71e6SLi Yang #define CONFIG_SYS_DDR_CONTROL_2	0x04401050
33914aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_4		0x00220001
34014aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_5		0x03402400
34114aa71e6SLi Yang 
34214aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_3		0x00020000
34314aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_0		0x00330004
34414aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_1		0x6f6B4846
34514aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_2		0x0FA8C8CF
34614aa71e6SLi Yang #define CONFIG_SYS_DDR_CLK_CTRL		0x03000000
34714aa71e6SLi Yang #define CONFIG_SYS_DDR_MODE_1		0x40461520
34814aa71e6SLi Yang #define CONFIG_SYS_DDR_MODE_2		0x8000c000
34914aa71e6SLi Yang #define CONFIG_SYS_DDR_INTERVAL		0x0C300000
35014aa71e6SLi Yang #endif
35114aa71e6SLi Yang 
35214aa71e6SLi Yang #undef CONFIG_CLOCKS_IN_MHZ
35314aa71e6SLi Yang 
35414aa71e6SLi Yang /*
35514aa71e6SLi Yang  * Memory map
35614aa71e6SLi Yang  *
35714aa71e6SLi Yang  * 0x0000_0000 0x7fff_ffff	DDR		Up to 2GB cacheable
35814aa71e6SLi Yang  * 0x8000_0000 0xdfff_ffff	PCI Express Mem	1.5G non-cacheable(PCIe * 3)
359d674bccfSScott Wood  * 0xec00_0000 0xefff_ffff	NOR flash	Up to 64M non-cacheable	CS0/1
36013d1143fSScott Wood  * 0xf8f8_0000 0xf8ff_ffff	L2 SRAM		Up to 512K cacheable
36113d1143fSScott Wood  *   (early boot only)
362d674bccfSScott Wood  * 0xff80_0000 0xff80_7fff	NAND flash	32K non-cacheable	CS1/0
363d674bccfSScott Wood  * 0xff98_0000 0xff98_ffff	PMC		64K non-cacheable	CS2
364d674bccfSScott Wood  * 0xffa0_0000 0xffaf_ffff	CPLD		1M non-cacheable	CS3
365d674bccfSScott Wood  * 0xffb0_0000 0xffbf_ffff	VSC7385 switch  1M non-cacheable	CS2
36614aa71e6SLi Yang  * 0xffc0_0000 0xffc3_ffff	PCI IO range	256k non-cacheable
367d674bccfSScott Wood  * 0xffd0_0000 0xffd0_3fff	L1 for stack	16K cacheable
36814aa71e6SLi Yang  * 0xffe0_0000 0xffef_ffff	CCSR		1M non-cacheable
36914aa71e6SLi Yang  */
37014aa71e6SLi Yang 
37114aa71e6SLi Yang 
37214aa71e6SLi Yang /*
37314aa71e6SLi Yang  * Local Bus Definitions
37414aa71e6SLi Yang  */
37545fdb627SHaijun.Zhang #if (defined(CONFIG_P1020MBG) || defined(CONFIG_P1020RDB_PD))
37614aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_SECT	512	/* 64M */
37714aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE		0xec000000
37814aa71e6SLi Yang #elif defined(CONFIG_P1020UTM)
37914aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_SECT	256	/* 32M */
38014aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE		0xee000000
38114aa71e6SLi Yang #else
38214aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_SECT	128	/* 16M */
38314aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE		0xef000000
38414aa71e6SLi Yang #endif
38514aa71e6SLi Yang 
38614aa71e6SLi Yang 
38714aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
38814aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
38914aa71e6SLi Yang #else
39014aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
39114aa71e6SLi Yang #endif
39214aa71e6SLi Yang 
3937ee41107STimur Tabi #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
39414aa71e6SLi Yang 	| BR_PS_16 | BR_V)
39514aa71e6SLi Yang 
39614aa71e6SLi Yang #define CONFIG_FLASH_OR_PRELIM	0xfc000ff7
39714aa71e6SLi Yang 
39814aa71e6SLi Yang #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
39914aa71e6SLi Yang #define CONFIG_SYS_FLASH_QUIET_TEST
40014aa71e6SLi Yang #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
40114aa71e6SLi Yang 
40214aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
40314aa71e6SLi Yang 
40414aa71e6SLi Yang #undef CONFIG_SYS_FLASH_CHECKSUM
40514aa71e6SLi Yang #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
40614aa71e6SLi Yang #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
40714aa71e6SLi Yang 
40814aa71e6SLi Yang #define CONFIG_FLASH_CFI_DRIVER
40914aa71e6SLi Yang #define CONFIG_SYS_FLASH_CFI
41014aa71e6SLi Yang #define CONFIG_SYS_FLASH_EMPTY_INFO
41114aa71e6SLi Yang #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
41214aa71e6SLi Yang 
41314aa71e6SLi Yang /* Nand Flash */
41414aa71e6SLi Yang #ifdef CONFIG_NAND_FSL_ELBC
41514aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE		0xff800000
41614aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
41714aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE_PHYS	0xfff800000ull
41814aa71e6SLi Yang #else
41914aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
42014aa71e6SLi Yang #endif
42114aa71e6SLi Yang 
42214aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
42314aa71e6SLi Yang #define CONFIG_SYS_MAX_NAND_DEVICE	1
42414aa71e6SLi Yang #define CONFIG_MTD_NAND_VERIFY_WRITE
42514aa71e6SLi Yang #define CONFIG_CMD_NAND
42645fdb627SHaijun.Zhang #if defined(CONFIG_P1020RDB_PD)
42745fdb627SHaijun.Zhang #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
42845fdb627SHaijun.Zhang #else
42914aa71e6SLi Yang #define CONFIG_SYS_NAND_BLOCK_SIZE	(16 * 1024)
43045fdb627SHaijun.Zhang #endif
43114aa71e6SLi Yang 
4327ee41107STimur Tabi #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
43314aa71e6SLi Yang 	| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
43414aa71e6SLi Yang 	| BR_PS_8	/* Port Size = 8 bit */ \
43514aa71e6SLi Yang 	| BR_MS_FCM	/* MSEL = FCM */ \
43614aa71e6SLi Yang 	| BR_V)	/* valid */
43745fdb627SHaijun.Zhang #if defined(CONFIG_P1020RDB_PD)
43845fdb627SHaijun.Zhang #define CONFIG_SYS_NAND_OR_PRELIM	(OR_AM_32KB \
43945fdb627SHaijun.Zhang 	| OR_FCM_PGS	/* Large Page*/ \
44045fdb627SHaijun.Zhang 	| OR_FCM_CSCT \
44145fdb627SHaijun.Zhang 	| OR_FCM_CST \
44245fdb627SHaijun.Zhang 	| OR_FCM_CHT \
44345fdb627SHaijun.Zhang 	| OR_FCM_SCY_1 \
44445fdb627SHaijun.Zhang 	| OR_FCM_TRLX \
44545fdb627SHaijun.Zhang 	| OR_FCM_EHTR)
44645fdb627SHaijun.Zhang #else
44714aa71e6SLi Yang #define CONFIG_SYS_NAND_OR_PRELIM	(OR_AM_32KB	/* small page */ \
44814aa71e6SLi Yang 	| OR_FCM_CSCT \
44914aa71e6SLi Yang 	| OR_FCM_CST \
45014aa71e6SLi Yang 	| OR_FCM_CHT \
45114aa71e6SLi Yang 	| OR_FCM_SCY_1 \
45214aa71e6SLi Yang 	| OR_FCM_TRLX \
45314aa71e6SLi Yang 	| OR_FCM_EHTR)
45445fdb627SHaijun.Zhang #endif
45514aa71e6SLi Yang #endif /* CONFIG_NAND_FSL_ELBC */
45614aa71e6SLi Yang 
45714aa71e6SLi Yang #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
45814aa71e6SLi Yang 
45914aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_LOCK
46014aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000 /* stack in RAM */
46114aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
46214aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
46314aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
46414aa71e6SLi Yang /* The assembler doesn't like typecast */
46514aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
46614aa71e6SLi Yang 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
46714aa71e6SLi Yang 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
46814aa71e6SLi Yang #else
46914aa71e6SLi Yang /* Initial L1 address */
47014aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR
47114aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
47214aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
47314aa71e6SLi Yang #endif
47414aa71e6SLi Yang /* Size of used area in RAM */
47514aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
47614aa71e6SLi Yang 
47714aa71e6SLi Yang #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
47814aa71e6SLi Yang 					GENERATED_GBL_DATA_SIZE)
47914aa71e6SLi Yang #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
48014aa71e6SLi Yang 
48114aa71e6SLi Yang #define CONFIG_SYS_MONITOR_LEN	(256 * 1024)/* Reserve 256 kB for Mon */
48214aa71e6SLi Yang #define CONFIG_SYS_MALLOC_LEN	(1024 * 1024)/* Reserved for malloc */
48314aa71e6SLi Yang 
48414aa71e6SLi Yang #define CONFIG_SYS_CPLD_BASE	0xffa00000
48514aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
48614aa71e6SLi Yang #define CONFIG_SYS_CPLD_BASE_PHYS	0xfffa00000ull
48714aa71e6SLi Yang #else
48814aa71e6SLi Yang #define CONFIG_SYS_CPLD_BASE_PHYS	CONFIG_SYS_CPLD_BASE
48914aa71e6SLi Yang #endif
49014aa71e6SLi Yang /* CPLD config size: 1Mb */
49114aa71e6SLi Yang #define CONFIG_CPLD_BR_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) | \
49214aa71e6SLi Yang 					BR_PS_8 | BR_V)
49314aa71e6SLi Yang #define CONFIG_CPLD_OR_PRELIM	(0xfff009f7)
49414aa71e6SLi Yang 
49514aa71e6SLi Yang #define CONFIG_SYS_PMC_BASE	0xff980000
49614aa71e6SLi Yang #define CONFIG_SYS_PMC_BASE_PHYS	CONFIG_SYS_PMC_BASE
49714aa71e6SLi Yang #define CONFIG_PMC_BR_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
49814aa71e6SLi Yang 					BR_PS_8 | BR_V)
49914aa71e6SLi Yang #define CONFIG_PMC_OR_PRELIM	(OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
50014aa71e6SLi Yang 				 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
50114aa71e6SLi Yang 				 OR_GPCM_EAD)
50214aa71e6SLi Yang 
503a796e72cSScott Wood #ifdef CONFIG_NAND
50414aa71e6SLi Yang #define CONFIG_SYS_BR0_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
50514aa71e6SLi Yang #define CONFIG_SYS_OR0_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
50614aa71e6SLi Yang #define CONFIG_SYS_BR1_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
50714aa71e6SLi Yang #define CONFIG_SYS_OR1_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
50814aa71e6SLi Yang #else
50914aa71e6SLi Yang #define CONFIG_SYS_BR0_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
51014aa71e6SLi Yang #define CONFIG_SYS_OR0_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
51114aa71e6SLi Yang #ifdef CONFIG_NAND_FSL_ELBC
51214aa71e6SLi Yang #define CONFIG_SYS_BR1_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
51314aa71e6SLi Yang #define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
51414aa71e6SLi Yang #endif
51514aa71e6SLi Yang #endif
51614aa71e6SLi Yang #define CONFIG_SYS_BR3_PRELIM	CONFIG_CPLD_BR_PRELIM	/* CPLD Base Address */
51714aa71e6SLi Yang #define CONFIG_SYS_OR3_PRELIM	CONFIG_CPLD_OR_PRELIM	/* CPLD Options */
51814aa71e6SLi Yang 
51914aa71e6SLi Yang 
52014aa71e6SLi Yang /* Vsc7385 switch */
52114aa71e6SLi Yang #ifdef CONFIG_VSC7385_ENET
52214aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BASE		0xffb00000
52314aa71e6SLi Yang 
52414aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
52514aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BASE_PHYS	0xfffb00000ull
52614aa71e6SLi Yang #else
52714aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BASE_PHYS	CONFIG_SYS_VSC7385_BASE
52814aa71e6SLi Yang #endif
52914aa71e6SLi Yang 
53014aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BR_PRELIM	\
53114aa71e6SLi Yang 	(BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V)
53214aa71e6SLi Yang #define CONFIG_SYS_VSC7385_OR_PRELIM	(OR_AM_128KB | OR_GPCM_CSNT | \
53314aa71e6SLi Yang 			OR_GPCM_XACS |  OR_GPCM_SCY_15 | OR_GPCM_SETA | \
53414aa71e6SLi Yang 			OR_GPCM_TRLX |  OR_GPCM_EHTR | OR_GPCM_EAD)
53514aa71e6SLi Yang 
53614aa71e6SLi Yang #define CONFIG_SYS_BR2_PRELIM	CONFIG_SYS_VSC7385_BR_PRELIM
53714aa71e6SLi Yang #define CONFIG_SYS_OR2_PRELIM	CONFIG_SYS_VSC7385_OR_PRELIM
53814aa71e6SLi Yang 
53914aa71e6SLi Yang /* The size of the VSC7385 firmware image */
54014aa71e6SLi Yang #define CONFIG_VSC7385_IMAGE_SIZE	8192
54114aa71e6SLi Yang #endif
54214aa71e6SLi Yang 
543*3e6e6983SYing Zhang /*
544*3e6e6983SYing Zhang  * Config the L2 Cache as L2 SRAM
545*3e6e6983SYing Zhang */
546*3e6e6983SYing Zhang #if defined(CONFIG_SPL_BUILD)
547*3e6e6983SYing Zhang #if defined(CONFIG_SDCARD)
548*3e6e6983SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
549*3e6e6983SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
550*3e6e6983SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
551*3e6e6983SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
552*3e6e6983SYing Zhang #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
553*3e6e6983SYing Zhang #define CONFIG_SPL_RELOC_STACK_SIZE	(32 << 10)
554*3e6e6983SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 160 * 1024)
555*3e6e6983SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(96 << 10)
556*3e6e6983SYing Zhang #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
557*3e6e6983SYing Zhang #endif
558*3e6e6983SYing Zhang #endif
559*3e6e6983SYing Zhang 
56014aa71e6SLi Yang /* Serial Port - controlled on board with jumper J8
56114aa71e6SLi Yang  * open - index 2
56214aa71e6SLi Yang  * shorted - index 1
56314aa71e6SLi Yang  */
56414aa71e6SLi Yang #define CONFIG_CONS_INDEX		1
56514aa71e6SLi Yang #undef CONFIG_SERIAL_SOFTWARE_FIFO
56614aa71e6SLi Yang #define CONFIG_SYS_NS16550
56714aa71e6SLi Yang #define CONFIG_SYS_NS16550_SERIAL
56814aa71e6SLi Yang #define CONFIG_SYS_NS16550_REG_SIZE	1
56914aa71e6SLi Yang #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
570*3e6e6983SYing Zhang #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
57114aa71e6SLi Yang #define CONFIG_NS16550_MIN_FUNCTIONS
57214aa71e6SLi Yang #endif
57314aa71e6SLi Yang 
57414aa71e6SLi Yang #define CONFIG_SYS_BAUDRATE_TABLE	\
57514aa71e6SLi Yang 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
57614aa71e6SLi Yang 
57714aa71e6SLi Yang #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
57814aa71e6SLi Yang #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
57914aa71e6SLi Yang 
58014aa71e6SLi Yang /* Use the HUSH parser */
58114aa71e6SLi Yang #define CONFIG_SYS_HUSH_PARSER
58214aa71e6SLi Yang 
58314aa71e6SLi Yang /*
58414aa71e6SLi Yang  * Pass open firmware flat tree
58514aa71e6SLi Yang  */
58614aa71e6SLi Yang #define CONFIG_OF_LIBFDT
58714aa71e6SLi Yang #define CONFIG_OF_BOARD_SETUP
58814aa71e6SLi Yang #define CONFIG_OF_STDOUT_VIA_ALIAS
58914aa71e6SLi Yang 
59014aa71e6SLi Yang /* new uImage format support */
59114aa71e6SLi Yang #define CONFIG_FIT
59214aa71e6SLi Yang #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
59314aa71e6SLi Yang 
59414aa71e6SLi Yang /* I2C */
59500f792e0SHeiko Schocher #define CONFIG_SYS_I2C
59600f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
59700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
59800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
59900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
60000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
60100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
60200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
60300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x29} }
60414aa71e6SLi Yang #define CONFIG_SYS_I2C_EEPROM_ADDR	0x52
60514aa71e6SLi Yang #define CONFIG_SYS_SPD_BUS_NUM		1 /* For rom_loc and flash bank */
60614aa71e6SLi Yang 
60714aa71e6SLi Yang /*
60814aa71e6SLi Yang  * I2C2 EEPROM
60914aa71e6SLi Yang  */
61014aa71e6SLi Yang #undef CONFIG_ID_EEPROM
61114aa71e6SLi Yang 
61214aa71e6SLi Yang #define CONFIG_RTC_PT7C4338
61314aa71e6SLi Yang #define CONFIG_SYS_I2C_RTC_ADDR		0x68
61414aa71e6SLi Yang #define CONFIG_SYS_I2C_PCA9557_ADDR	0x18
61514aa71e6SLi Yang 
61614aa71e6SLi Yang /* enable read and write access to EEPROM */
61714aa71e6SLi Yang #define CONFIG_CMD_EEPROM
61814aa71e6SLi Yang #define CONFIG_SYS_I2C_MULTI_EEPROMS
61914aa71e6SLi Yang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
62014aa71e6SLi Yang #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
62114aa71e6SLi Yang #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
62214aa71e6SLi Yang 
62314aa71e6SLi Yang /*
62414aa71e6SLi Yang  * eSPI - Enhanced SPI
62514aa71e6SLi Yang  */
62614aa71e6SLi Yang #define CONFIG_HARD_SPI
62714aa71e6SLi Yang #define CONFIG_FSL_ESPI
62814aa71e6SLi Yang 
62914aa71e6SLi Yang #if defined(CONFIG_SPI_FLASH)
63014aa71e6SLi Yang #define CONFIG_SPI_FLASH_SPANSION
63114aa71e6SLi Yang #define CONFIG_CMD_SF
63214aa71e6SLi Yang #define CONFIG_SF_DEFAULT_SPEED	10000000
63314aa71e6SLi Yang #define CONFIG_SF_DEFAULT_MODE	0
63414aa71e6SLi Yang #endif
63514aa71e6SLi Yang 
63614aa71e6SLi Yang #if defined(CONFIG_PCI)
63714aa71e6SLi Yang /*
63814aa71e6SLi Yang  * General PCI
63914aa71e6SLi Yang  * Memory space is mapped 1-1, but I/O space must start from 0.
64014aa71e6SLi Yang  */
64114aa71e6SLi Yang 
64214aa71e6SLi Yang /* controller 2, direct to uli, tgtid 2, Base address 9000 */
64314aa71e6SLi Yang #define CONFIG_SYS_PCIE2_NAME		"PCIe SLOT"
64414aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
64514aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
64614aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_BUS	0xc0000000
64714aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
64814aa71e6SLi Yang #else
64914aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
65014aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
65114aa71e6SLi Yang #endif
65214aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
65314aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
65414aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
65514aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
65614aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc10000ull
65714aa71e6SLi Yang #else
65814aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
65914aa71e6SLi Yang #endif
66014aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
66114aa71e6SLi Yang 
66214aa71e6SLi Yang /* controller 1, Slot 2, tgtid 1, Base address a000 */
66314aa71e6SLi Yang #define CONFIG_SYS_PCIE1_NAME		"mini PCIe SLOT"
66414aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
66514aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
66614aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
66714aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
66814aa71e6SLi Yang #else
66914aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
67014aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
67114aa71e6SLi Yang #endif
67214aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
67314aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
67414aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
67514aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
67614aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc00000ull
67714aa71e6SLi Yang #else
67814aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc00000
67914aa71e6SLi Yang #endif
68014aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
68114aa71e6SLi Yang 
68214aa71e6SLi Yang #define CONFIG_PCI_PNP	/* do pci plug-and-play */
68314aa71e6SLi Yang #define CONFIG_E1000	/* Defind e1000 pci Ethernet card*/
68414aa71e6SLi Yang #define CONFIG_CMD_PCI
68514aa71e6SLi Yang #define CONFIG_CMD_NET
68614aa71e6SLi Yang 
68714aa71e6SLi Yang #define CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
68814aa71e6SLi Yang #define CONFIG_DOS_PARTITION
68914aa71e6SLi Yang #endif /* CONFIG_PCI */
69014aa71e6SLi Yang 
69114aa71e6SLi Yang #if defined(CONFIG_TSEC_ENET)
69214aa71e6SLi Yang #define CONFIG_MII		/* MII PHY management */
69314aa71e6SLi Yang #define CONFIG_TSEC1
69414aa71e6SLi Yang #define CONFIG_TSEC1_NAME	"eTSEC1"
69514aa71e6SLi Yang #define CONFIG_TSEC2
69614aa71e6SLi Yang #define CONFIG_TSEC2_NAME	"eTSEC2"
69714aa71e6SLi Yang #define CONFIG_TSEC3
69814aa71e6SLi Yang #define CONFIG_TSEC3_NAME	"eTSEC3"
69914aa71e6SLi Yang 
70014aa71e6SLi Yang #define TSEC1_PHY_ADDR	2
70114aa71e6SLi Yang #define TSEC2_PHY_ADDR	0
70214aa71e6SLi Yang #define TSEC3_PHY_ADDR	1
70314aa71e6SLi Yang 
70414aa71e6SLi Yang #define TSEC1_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
70514aa71e6SLi Yang #define TSEC2_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
70614aa71e6SLi Yang #define TSEC3_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
70714aa71e6SLi Yang 
70814aa71e6SLi Yang #define TSEC1_PHYIDX	0
70914aa71e6SLi Yang #define TSEC2_PHYIDX	0
71014aa71e6SLi Yang #define TSEC3_PHYIDX	0
71114aa71e6SLi Yang 
71214aa71e6SLi Yang #define CONFIG_ETHPRIME	"eTSEC1"
71314aa71e6SLi Yang 
71414aa71e6SLi Yang #define CONFIG_PHY_GIGE	1	/* Include GbE speed/duplex detection */
71514aa71e6SLi Yang 
71614aa71e6SLi Yang #define CONFIG_HAS_ETH0
71714aa71e6SLi Yang #define CONFIG_HAS_ETH1
71814aa71e6SLi Yang #define CONFIG_HAS_ETH2
71914aa71e6SLi Yang #endif /* CONFIG_TSEC_ENET */
72014aa71e6SLi Yang 
72114aa71e6SLi Yang #ifdef CONFIG_QE
72214aa71e6SLi Yang /* QE microcode/firmware address */
723f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
724f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR	0xefec0000
725f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
72614aa71e6SLi Yang #endif /* CONFIG_QE */
72714aa71e6SLi Yang 
72814aa71e6SLi Yang #ifdef CONFIG_P1025RDB
72914aa71e6SLi Yang /*
73014aa71e6SLi Yang  * QE UEC ethernet configuration
73114aa71e6SLi Yang  */
73214aa71e6SLi Yang #define CONFIG_MIIM_ADDRESS	(CONFIG_SYS_CCSRBAR + 0x82120)
73314aa71e6SLi Yang 
73414aa71e6SLi Yang #undef CONFIG_UEC_ETH
73514aa71e6SLi Yang #define CONFIG_PHY_MODE_NEED_CHANGE
73614aa71e6SLi Yang 
73714aa71e6SLi Yang #define CONFIG_UEC_ETH1	/* ETH1 */
73814aa71e6SLi Yang #define CONFIG_HAS_ETH0
73914aa71e6SLi Yang 
74014aa71e6SLi Yang #ifdef CONFIG_UEC_ETH1
74114aa71e6SLi Yang #define CONFIG_SYS_UEC1_UCC_NUM	0	/* UCC1 */
74214aa71e6SLi Yang #define CONFIG_SYS_UEC1_RX_CLK	QE_CLK12 /* CLK12 for MII */
74314aa71e6SLi Yang #define CONFIG_SYS_UEC1_TX_CLK	QE_CLK9 /* CLK9 for MII */
74414aa71e6SLi Yang #define CONFIG_SYS_UEC1_ETH_TYPE	FAST_ETH
74514aa71e6SLi Yang #define CONFIG_SYS_UEC1_PHY_ADDR	0x0	/* 0x0 for MII */
74614aa71e6SLi Yang #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
74714aa71e6SLi Yang #define CONFIG_SYS_UEC1_INTERFACE_SPEED	100
74814aa71e6SLi Yang #endif /* CONFIG_UEC_ETH1 */
74914aa71e6SLi Yang 
75014aa71e6SLi Yang #define CONFIG_UEC_ETH5	/* ETH5 */
75114aa71e6SLi Yang #define CONFIG_HAS_ETH1
75214aa71e6SLi Yang 
75314aa71e6SLi Yang #ifdef CONFIG_UEC_ETH5
75414aa71e6SLi Yang #define CONFIG_SYS_UEC5_UCC_NUM	4	/* UCC5 */
75514aa71e6SLi Yang #define CONFIG_SYS_UEC5_RX_CLK	QE_CLK_NONE
75614aa71e6SLi Yang #define CONFIG_SYS_UEC5_TX_CLK	QE_CLK13 /* CLK 13 for RMII */
75714aa71e6SLi Yang #define CONFIG_SYS_UEC5_ETH_TYPE	FAST_ETH
75814aa71e6SLi Yang #define CONFIG_SYS_UEC5_PHY_ADDR	0x3	/* 0x3 for RMII */
75914aa71e6SLi Yang #define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
76014aa71e6SLi Yang #define CONFIG_SYS_UEC5_INTERFACE_SPEED	100
76114aa71e6SLi Yang #endif /* CONFIG_UEC_ETH5 */
76214aa71e6SLi Yang #endif /* CONFIG_P1025RDB */
76314aa71e6SLi Yang 
76414aa71e6SLi Yang /*
76514aa71e6SLi Yang  * Environment
76614aa71e6SLi Yang  */
76714aa71e6SLi Yang #ifdef CONFIG_RAMBOOT_SPIFLASH
76814aa71e6SLi Yang #define CONFIG_ENV_IS_IN_SPI_FLASH
76914aa71e6SLi Yang #define CONFIG_ENV_SPI_BUS	0
77014aa71e6SLi Yang #define CONFIG_ENV_SPI_CS	0
77114aa71e6SLi Yang #define CONFIG_ENV_SPI_MAX_HZ	10000000
77214aa71e6SLi Yang #define CONFIG_ENV_SPI_MODE	0
77314aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000	/* 8KB */
77414aa71e6SLi Yang #define CONFIG_ENV_OFFSET	0x100000	/* 1MB */
77514aa71e6SLi Yang #define CONFIG_ENV_SECT_SIZE	0x10000
776*3e6e6983SYing Zhang #elif defined(CONFIG_SDCARD)
77714aa71e6SLi Yang #define CONFIG_ENV_IS_IN_MMC
7784394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION
77914aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000
78014aa71e6SLi Yang #define CONFIG_SYS_MMC_ENV_DEV	0
781a796e72cSScott Wood #elif defined(CONFIG_NAND)
78214aa71e6SLi Yang #define CONFIG_ENV_IS_IN_NAND
78314aa71e6SLi Yang #define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
78414aa71e6SLi Yang #define CONFIG_ENV_OFFSET	((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
78514aa71e6SLi Yang #define CONFIG_ENV_RANGE	(3 * CONFIG_ENV_SIZE)
786a796e72cSScott Wood #elif defined(CONFIG_SYS_RAMBOOT)
78714aa71e6SLi Yang #define CONFIG_ENV_IS_NOWHERE	/* Store ENV in memory only */
78814aa71e6SLi Yang #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
78914aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000
79014aa71e6SLi Yang #else
79114aa71e6SLi Yang #define CONFIG_ENV_IS_IN_FLASH
79214aa71e6SLi Yang #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
79314aa71e6SLi Yang #define CONFIG_ENV_ADDR	0xfff80000
79414aa71e6SLi Yang #else
79514aa71e6SLi Yang #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
79614aa71e6SLi Yang #endif
79714aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000
79814aa71e6SLi Yang #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
79914aa71e6SLi Yang #endif
80014aa71e6SLi Yang 
80114aa71e6SLi Yang #define CONFIG_LOADS_ECHO		/* echo on for serial download */
80214aa71e6SLi Yang #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
80314aa71e6SLi Yang 
80414aa71e6SLi Yang /*
80514aa71e6SLi Yang  * Command line configuration.
80614aa71e6SLi Yang  */
80714aa71e6SLi Yang #include <config_cmd_default.h>
80814aa71e6SLi Yang 
80914aa71e6SLi Yang #define CONFIG_CMD_IRQ
81014aa71e6SLi Yang #define CONFIG_CMD_PING
81114aa71e6SLi Yang #define CONFIG_CMD_I2C
81214aa71e6SLi Yang #define CONFIG_CMD_MII
81314aa71e6SLi Yang #define CONFIG_CMD_DATE
81414aa71e6SLi Yang #define CONFIG_CMD_ELF
81514aa71e6SLi Yang #define CONFIG_CMD_SETEXPR
81614aa71e6SLi Yang #define CONFIG_CMD_REGINFO
81714aa71e6SLi Yang 
81814aa71e6SLi Yang /*
81914aa71e6SLi Yang  * USB
82014aa71e6SLi Yang  */
82114aa71e6SLi Yang #define CONFIG_HAS_FSL_DR_USB
82214aa71e6SLi Yang 
82314aa71e6SLi Yang #if defined(CONFIG_HAS_FSL_DR_USB)
82414aa71e6SLi Yang #define CONFIG_USB_EHCI
82514aa71e6SLi Yang 
82614aa71e6SLi Yang #ifdef CONFIG_USB_EHCI
82714aa71e6SLi Yang #define CONFIG_CMD_USB
82814aa71e6SLi Yang #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
82914aa71e6SLi Yang #define CONFIG_USB_EHCI_FSL
83014aa71e6SLi Yang #define CONFIG_USB_STORAGE
83114aa71e6SLi Yang #endif
83214aa71e6SLi Yang #endif
83314aa71e6SLi Yang 
83414aa71e6SLi Yang #define CONFIG_MMC
83514aa71e6SLi Yang 
83614aa71e6SLi Yang #ifdef CONFIG_MMC
83714aa71e6SLi Yang #define CONFIG_FSL_ESDHC
83814aa71e6SLi Yang #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
83914aa71e6SLi Yang #define CONFIG_CMD_MMC
84014aa71e6SLi Yang #define CONFIG_GENERIC_MMC
84114aa71e6SLi Yang #endif
84214aa71e6SLi Yang 
84314aa71e6SLi Yang #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) \
84414aa71e6SLi Yang 		 || defined(CONFIG_FSL_SATA)
84514aa71e6SLi Yang #define CONFIG_CMD_EXT2
84614aa71e6SLi Yang #define CONFIG_CMD_FAT
84714aa71e6SLi Yang #define CONFIG_DOS_PARTITION
84814aa71e6SLi Yang #endif
84914aa71e6SLi Yang 
85014aa71e6SLi Yang #undef CONFIG_WATCHDOG	/* watchdog disabled */
85114aa71e6SLi Yang 
85214aa71e6SLi Yang /*
85314aa71e6SLi Yang  * Miscellaneous configurable options
85414aa71e6SLi Yang  */
85514aa71e6SLi Yang #define CONFIG_SYS_LONGHELP			/* undef to save memory */
85614aa71e6SLi Yang #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
85714aa71e6SLi Yang #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
85814aa71e6SLi Yang #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
85914aa71e6SLi Yang #if defined(CONFIG_CMD_KGDB)
86014aa71e6SLi Yang #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
86114aa71e6SLi Yang #else
86214aa71e6SLi Yang #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
86314aa71e6SLi Yang #endif
86414aa71e6SLi Yang #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
86514aa71e6SLi Yang 	/* Print Buffer Size */
86614aa71e6SLi Yang #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
86714aa71e6SLi Yang #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
86814aa71e6SLi Yang #define CONFIG_SYS_HZ		1000	/* decrementer freq: 1ms tick */
86914aa71e6SLi Yang 
87014aa71e6SLi Yang /*
87114aa71e6SLi Yang  * For booting Linux, the board info and command line data
87214aa71e6SLi Yang  * have to be in the first 64 MB of memory, since this is
87314aa71e6SLi Yang  * the maximum mapped by the Linux kernel during initialization.
87414aa71e6SLi Yang  */
87514aa71e6SLi Yang #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory for Linux*/
87614aa71e6SLi Yang #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
87714aa71e6SLi Yang 
87814aa71e6SLi Yang #if defined(CONFIG_CMD_KGDB)
87914aa71e6SLi Yang #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
88014aa71e6SLi Yang #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
88114aa71e6SLi Yang #endif
88214aa71e6SLi Yang 
88314aa71e6SLi Yang /*
88414aa71e6SLi Yang  * Environment Configuration
88514aa71e6SLi Yang  */
88614aa71e6SLi Yang #define CONFIG_HOSTNAME		unknown
8878b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
888b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
88914aa71e6SLi Yang #define CONFIG_UBOOTPATH	u-boot.bin /* U-Boot image on TFTP server */
89014aa71e6SLi Yang 
89114aa71e6SLi Yang /* default location for tftp and bootm */
89214aa71e6SLi Yang #define CONFIG_LOADADDR	1000000
89314aa71e6SLi Yang 
89414aa71e6SLi Yang #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
89514aa71e6SLi Yang #define CONFIG_BOOTARGS	/* the boot command will set bootargs */
89614aa71e6SLi Yang 
89714aa71e6SLi Yang #define CONFIG_BAUDRATE	115200
89814aa71e6SLi Yang 
89914aa71e6SLi Yang #ifdef __SW_BOOT_NOR
90014aa71e6SLi Yang #define __NOR_RST_CMD	\
90114aa71e6SLi Yang norboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NOR 1; \
90214aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
90314aa71e6SLi Yang #endif
90414aa71e6SLi Yang #ifdef __SW_BOOT_SPI
90514aa71e6SLi Yang #define __SPI_RST_CMD	\
90614aa71e6SLi Yang spiboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SPI 1; \
90714aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
90814aa71e6SLi Yang #endif
90914aa71e6SLi Yang #ifdef __SW_BOOT_SD
91014aa71e6SLi Yang #define __SD_RST_CMD	\
91114aa71e6SLi Yang sdboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SD 1; \
91214aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
91314aa71e6SLi Yang #endif
91414aa71e6SLi Yang #ifdef __SW_BOOT_NAND
91514aa71e6SLi Yang #define __NAND_RST_CMD	\
91614aa71e6SLi Yang nandboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NAND 1; \
91714aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
91814aa71e6SLi Yang #endif
91914aa71e6SLi Yang #ifdef __SW_BOOT_PCIE
92014aa71e6SLi Yang #define __PCIE_RST_CMD	\
92114aa71e6SLi Yang pciboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_PCIE 1; \
92214aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
92314aa71e6SLi Yang #endif
92414aa71e6SLi Yang 
92514aa71e6SLi Yang #define	CONFIG_EXTRA_ENV_SETTINGS	\
92614aa71e6SLi Yang "netdev=eth0\0"	\
9275368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"	\
92814aa71e6SLi Yang "loadaddr=1000000\0"	\
92914aa71e6SLi Yang "bootfile=uImage\0"	\
93014aa71e6SLi Yang "tftpflash=tftpboot $loadaddr $uboot; "	\
9315368c55dSMarek Vasut 	"protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
9325368c55dSMarek Vasut 	"erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
9335368c55dSMarek Vasut 	"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
9345368c55dSMarek Vasut 	"protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
9355368c55dSMarek Vasut 	"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
93614aa71e6SLi Yang "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"    \
93714aa71e6SLi Yang "consoledev=ttyS0\0"	\
93814aa71e6SLi Yang "ramdiskaddr=2000000\0"	\
93914aa71e6SLi Yang "ramdiskfile=rootfs.ext2.gz.uboot\0"	\
94014aa71e6SLi Yang "fdtaddr=c00000\0"	\
94114aa71e6SLi Yang "bdev=sda1\0" \
94214aa71e6SLi Yang "jffs2nor=mtdblock3\0"	\
94314aa71e6SLi Yang "norbootaddr=ef080000\0"	\
94414aa71e6SLi Yang "norfdtaddr=ef040000\0"	\
94514aa71e6SLi Yang "jffs2nand=mtdblock9\0"	\
94614aa71e6SLi Yang "nandbootaddr=100000\0"	\
94714aa71e6SLi Yang "nandfdtaddr=80000\0"		\
94814aa71e6SLi Yang "ramdisk_size=120000\0"	\
94914aa71e6SLi Yang "map_lowernorbank=i2c dev 1; i2c mw 18 1 02 1; i2c mw 18 3 fd 1\0" \
95014aa71e6SLi Yang "map_uppernorbank=i2c dev 1; i2c mw 18 1 00 1; i2c mw 18 3 fd 1\0" \
9515368c55dSMarek Vasut __stringify(__NOR_RST_CMD)"\0" \
9525368c55dSMarek Vasut __stringify(__SPI_RST_CMD)"\0" \
9535368c55dSMarek Vasut __stringify(__SD_RST_CMD)"\0" \
9545368c55dSMarek Vasut __stringify(__NAND_RST_CMD)"\0" \
9555368c55dSMarek Vasut __stringify(__PCIE_RST_CMD)"\0"
95614aa71e6SLi Yang 
95714aa71e6SLi Yang #define CONFIG_NFSBOOTCOMMAND	\
95814aa71e6SLi Yang "setenv bootargs root=/dev/nfs rw "	\
95914aa71e6SLi Yang "nfsroot=$serverip:$rootpath "	\
96014aa71e6SLi Yang "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
96114aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs;" \
96214aa71e6SLi Yang "tftp $loadaddr $bootfile;"	\
96314aa71e6SLi Yang "tftp $fdtaddr $fdtfile;"	\
96414aa71e6SLi Yang "bootm $loadaddr - $fdtaddr"
96514aa71e6SLi Yang 
96614aa71e6SLi Yang #define CONFIG_HDBOOT	\
96714aa71e6SLi Yang "setenv bootargs root=/dev/$bdev rw rootdelay=30 "	\
96814aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs;" \
96914aa71e6SLi Yang "usb start;"	\
97014aa71e6SLi Yang "ext2load usb 0:1 $loadaddr /boot/$bootfile;"	\
97114aa71e6SLi Yang "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;"	\
97214aa71e6SLi Yang "bootm $loadaddr - $fdtaddr"
97314aa71e6SLi Yang 
97414aa71e6SLi Yang #define CONFIG_USB_FAT_BOOT	\
97514aa71e6SLi Yang "setenv bootargs root=/dev/ram rw "	\
97614aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs " \
97714aa71e6SLi Yang "ramdisk_size=$ramdisk_size;"	\
97814aa71e6SLi Yang "usb start;"	\
97914aa71e6SLi Yang "fatload usb 0:2 $loadaddr $bootfile;"	\
98014aa71e6SLi Yang "fatload usb 0:2 $fdtaddr $fdtfile;"	\
98114aa71e6SLi Yang "fatload usb 0:2 $ramdiskaddr $ramdiskfile;"	\
98214aa71e6SLi Yang "bootm $loadaddr $ramdiskaddr $fdtaddr"
98314aa71e6SLi Yang 
98414aa71e6SLi Yang #define CONFIG_USB_EXT2_BOOT	\
98514aa71e6SLi Yang "setenv bootargs root=/dev/ram rw "	\
98614aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs " \
98714aa71e6SLi Yang "ramdisk_size=$ramdisk_size;"	\
98814aa71e6SLi Yang "usb start;"	\
98914aa71e6SLi Yang "ext2load usb 0:4 $loadaddr $bootfile;"	\
99014aa71e6SLi Yang "ext2load usb 0:4 $fdtaddr $fdtfile;" \
99114aa71e6SLi Yang "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
99214aa71e6SLi Yang "bootm $loadaddr $ramdiskaddr $fdtaddr"
99314aa71e6SLi Yang 
99414aa71e6SLi Yang #define CONFIG_NORBOOT	\
99514aa71e6SLi Yang "setenv bootargs root=/dev/$jffs2nor rw "	\
99614aa71e6SLi Yang "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;"	\
99714aa71e6SLi Yang "bootm $norbootaddr - $norfdtaddr"
99814aa71e6SLi Yang 
99914aa71e6SLi Yang #define CONFIG_RAMBOOTCOMMAND	\
100014aa71e6SLi Yang "setenv bootargs root=/dev/ram rw "	\
100114aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs " \
100214aa71e6SLi Yang "ramdisk_size=$ramdisk_size;"	\
100314aa71e6SLi Yang "tftp $ramdiskaddr $ramdiskfile;"	\
100414aa71e6SLi Yang "tftp $loadaddr $bootfile;"	\
100514aa71e6SLi Yang "tftp $fdtaddr $fdtfile;"	\
100614aa71e6SLi Yang "bootm $loadaddr $ramdiskaddr $fdtaddr"
100714aa71e6SLi Yang 
100814aa71e6SLi Yang #define CONFIG_BOOTCOMMAND	CONFIG_HDBOOT
100914aa71e6SLi Yang 
101014aa71e6SLi Yang #endif /* __CONFIG_H */
1011